# Fully Digital-controlled Power Supply Control IC with Bridgeless PFC and LLC Current-resonant Circuits MD6751



# **Description**

The MD6751 is a fully digital-controlled power supply IC, which incorporates a bridgeless PFC control circuit and an LLC current-resonant circuit. The PFC circuit, driven by continuous conduction mode (CCM), is controlled with frequencies suitable for applied input voltages and loads. The LLC circuit incorporates a floating drive circuit that drives an external high-side power MOSFET, in addition to its functionally-rich protections such as capacitive mode detection. These digitally controlled strategies allow application-specific optimal settings. Compared to conventional analog control circuits, the IC can achieve more cost-effective, high-efficient, yet low-noise power systems with fewer external components.

#### **Features**

- Fully Digital-controlled PFC and LLC Currentresonant Circuits
- Soft Start
- X-capacitor Discharge (No Discharge Resistor Required)
- Bridgeless PFC Circuit
- Continuous Conduction Mode (CCM) PFC Control
- LLC Capacitive Mode Detection
- LLC Automatic Standby Mode
- Protections Include:
- AC Power Supply Input Undervoltage Lockout
- PFC Output Undervoltage Protection (PFC\_UVP)
- PFC Output Overvoltage Protection (PFC\_OVP)
- PFC Overcurrent Protection (PFC\_OCP)
- LLC High-side Driver Undervoltage Lockout (VB\_UVLO)
- LLC Overcurrent Protection (LLC\_OCP)
- LLC Overload Protection (LLC OLP)
- VCC Pin Overvoltage Protection (VCC\_OVP)
- Thermal Shutdown (TSD)

#### **Package**

SOP28



Not to scale

### **Applications**

For devices requiring high power supplies such as:

- Audiovisual Equipment (e.g., LCD TV)
- Office Automation Equipment (e.g., Server, Multifunction Printer)
- Industrial Equipment
- Communication Equipment

#### **Typical Application**



# Contents

| Descrip       | tion                                                | 1  |
|---------------|-----------------------------------------------------|----|
| Conten        | ts                                                  | -2 |
| 1. Abs        | olute Maximum Ratings                               | 4  |
|               | etrical Characteristics                             |    |
|               |                                                     |    |
|               | ck Diagram                                          |    |
| 4. Pin        | Configuration Definitions                           | 10 |
| 5. Tvp        | ical Application                                    | 11 |
| • •           | sical Dimensions                                    |    |
| •             |                                                     |    |
|               | king Diagram                                        |    |
| 8. <b>Ope</b> | erational Description                               | 13 |
|               | General Description                                 |    |
| 8.2.          |                                                     |    |
| 8.2           | ·-· · · · · -                                       | _  |
| 8.2           |                                                     | _  |
| 8.2           |                                                     |    |
| 8.2           |                                                     |    |
| 8.2           |                                                     |    |
| 8.2           |                                                     |    |
| 8.2           |                                                     |    |
| 8.2<br>8.2    |                                                     |    |
|               | .10. FB                                             |    |
|               | .11. VSEN                                           |    |
|               | .12. VCORE                                          |    |
|               | .13. GPIO01 to GPIO05                               |    |
|               | .14. SCID                                           |    |
|               | .15. RC                                             |    |
|               | .16. VGL and VGH                                    |    |
|               | .17. VB and VS                                      |    |
| 8.3.          | Startup Operation                                   |    |
| 8.4.          | Soft Start Function                                 |    |
| 8.5.          | Bias Assist Function                                | 18 |
| 8.6.          | X-capacitor Discharge Function                      |    |
| <b>8.7.</b>   | AC Power Supply Input Undervoltage Lockout          | 19 |
| 8.8.          | VCC Pin Overvoltage Protection                      | 19 |
|               | PFC Overcurrent Protection                          |    |
| 8.10.         | PFC Overvoltage Protection                          | 20 |
| 8.11.         | PFC Undervoltage Protection                         | 20 |
| 8.12.         | LLC Constant Voltage Control                        | 20 |
| 8.13.         | LLC Automatic Standby Mode Function                 | 21 |
|               | LLC Dead Time                                       |    |
| 8.15.         | LLC Capacitive Mode Detection Function              | 22 |
| 8.16.         | LLC High-side Driver Undervoltage Lockout           | 23 |
| 8.17.         | LLC Overcurrent Protection, LLC Overload Protection | 24 |
|               | Thermal Shutdown                                    |    |
| 9. Exte       | ernal Components                                    | 24 |
| 9.1.          | Resonant Transformer                                |    |
| 9.2.          | Inductor in PFC Stage                               |    |
| 9.3.          | Power MOSFET                                        |    |
| 9.4.          | PFC Boost Diode (D1, D2)                            | 24 |

|         | Output Capacitor (C3, C51) |    |
|---------|----------------------------|----|
| 10. PCI | 3 Pattern Layout           | 25 |
| Imports | ant Notes                  | 27 |

# 1. Absolute Maximum Ratings

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (–). Unless specifically noted,  $T_A = 25$  °C. Surge withstand capability (HBM) of the MD6751 is guaranteed up to 2000 V. Note that the following pins are guaranteed to withstand surges up to 1000 V: 1, 26, 27, 28.

| Parameter                          | Symbol                | Pin   | Rating                                         | Unit |
|------------------------------------|-----------------------|-------|------------------------------------------------|------|
| ST Pin Voltage                     | $V_{ST}$              | 1-8   | -0.3 to 600                                    | V    |
| CS Pin Voltage                     | $V_{CS}$              | 3-8   | -6.0 to 6.0                                    | V    |
| PGND Pin Voltage                   | $V_{\mathrm{PGND}}$   | 4-8   | -0.3 to 0.3                                    | V    |
| VGP Pin Voltage                    | $V_{GP}$              | 5-8   | $-0.3$ to $V_{CC} + 0.3$                       | V    |
| VCC Pin Voltage                    | $V_{CC}$              | 6–8   | -0.3 to 20                                     | V    |
| BASE Pin Voltage                   | $V_{\mathrm{BASE}}$   | 7–8   | -0.3 to 6.0                                    | V    |
| AVCC Pin Voltage <sup>(1)(2)</sup> | $V_{AVCC}$            | 9–8   | -0.3 to 3.6                                    | V    |
| DVCC Pin Voltage <sup>(2)</sup>    | $V_{\mathrm{DVCC}}$   | 10–8  | -0.3 to 3.6                                    | V    |
| VREF Pin Voltage <sup>(3)</sup>    | $V_{REF}$             | 11-8  | $-0.3$ to $V_{DVCC} + 0.3$ and $-0.3$ to $3.6$ | V    |
| ANEX3 Pin Voltage <sup>(3)</sup>   | V <sub>ANEX3</sub>    | 12-8  | $-0.3$ to $V_{DVCC} + 0.3$ and $-0.3$ to $3.6$ | V    |
| ANEX9 Pin Voltage <sup>(3)</sup>   | V <sub>ANEX9</sub>    | 13–8  | $-0.3$ to $V_{DVCC} + 0.3$ and $-0.3$ to $3.6$ | V    |
| FB Pin Voltage                     | $V_{\mathrm{FB}}$     | 14–8  | $-0.3$ to $V_{DVCC} + 0.3$ and $-0.3$ to $3.6$ | V    |
| VSEN Pin Voltage                   | $V_{\mathrm{SEN}}$    | 15-8  | $-0.3$ to $V_{DVCC} + 0.3$ and $-0.3$ to $3.6$ | V    |
| VCORE Pin Voltage <sup>(4)</sup>   | $V_{CORE}$            | 16–8  | $-0.3$ to $2.0^{(5)}$                          | V    |
| GPIO02 Pin Voltage <sup>(6)</sup>  | $V_{\mathrm{GPIO02}}$ | 17–8  | -0.3 to 5.5                                    | V    |
| GPIO02 Pin Current <sup>(6)</sup>  | I <sub>GPIO02</sub>   | 17–8  | -4.0 to4.0                                     | mA   |
| GPIO03 Pin Voltage <sup>(6)</sup>  | $V_{\mathrm{GPIO03}}$ | 18–8  | -0.3 to 5.5                                    | V    |
| GPIO03 Pin Current <sup>(6)</sup>  | $I_{\mathrm{GPIO03}}$ | 18–8  | -4.0 to 4.0                                    | mA   |
| GPIO01 Pin Voltage <sup>(6)</sup>  | $V_{\mathrm{GPIO01}}$ | 19–8  | -0.3 to 5.5                                    | V    |
| GPIO01 Pin Current <sup>(6)</sup>  | $I_{\mathrm{GPIO01}}$ | 19–8  | -4.0 to 4.0                                    | mA   |
| GPIO05 Pin Voltage <sup>(6)</sup>  | $V_{\mathrm{GPIO05}}$ | 20–8  | -0.3 to 5.5                                    | V    |
| GPIO05 Pin Current <sup>(6)</sup>  | I <sub>GPIO05</sub>   | 20–8  | -4.0 to 4.0                                    | mA   |
| GPIO04 Pin Voltage <sup>(6)</sup>  | $V_{\mathrm{GPIO04}}$ | 21–8  | -0.3 to 5.5                                    | V    |
| GPIO04 Pin Current <sup>(6)</sup>  | I <sub>GPIO04</sub>   | 21–8  | -4.0 to 4.0                                    | mA   |
| SCID Pin Voltage                   | $V_{ m SCID}$         | 22-8  | -0.3 to 5.5                                    | V    |
| VGL Pin Voltage                    | $V_{ m GL}$           | 23–8  | $-0.3$ to $V_{CC} + 0.3$                       | V    |
| RC Pin Voltage                     | $V_{RC}$              | 24–8  | -6.0 to 6.0                                    | V    |
| VB-VS Pin Voltage                  | $V_{BS}$              | 26–27 | -0.3 to 20.0                                   | V    |
| VS Pin Voltage                     | Vs                    | 27–8  | -1 to 600                                      | V    |
| VGH Pin Voltage                    | $V_{ m GH}$           | 28–8  | $V_S - 0.3 \text{ to } V_B + 0.3$              | V    |
| Operating Ambient Temperature      | Тор                   |       | -40 to 85                                      | °C   |
| Storage Temperature                | $T_{STG}$             |       | -40 to 125                                     | °C   |
| Junction Temperature               | $T_{\mathrm{J}}$      |       | 125                                            | °C   |

<sup>&</sup>lt;sup>(1)</sup> The AVCC pin is the 3.3 V power supply output pin dedicated for the internal LSI chip. Do not apply external voltage to this pin.

<sup>&</sup>lt;sup>(2)</sup> Electric potential difference between the AVCC and DVCC pins should be maintained within  $\pm 0.3$  V (t > 1 ms).

<sup>(3)</sup> Refers to an analog input pin for 3.3 V systems.

<sup>(4)</sup> The VCORE pin is the 1.8 V power supply output pin dedicated for digital circuits of the internal LSI chip. Do not apply external voltage to this pin.

<sup>(5)</sup> Should be rated from -0.3 V to 2.4 V when t < 1 ms (e.g., at startup).

<sup>(6)</sup> Refers to a digital output pin for 3.3 V systems.

#### 2. Electrical Characteristics

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (-).

Unless specifically noted,  $T_A = 25$  °C,  $V_{CC} = 17$  V.

The check mark in the Chg. column indicates that the item is software-changeable. In addition, the characteristic value in this column is a reference value.

| Parameter                                                      | Symbol                   | Conditions                                        | Pin  | Min.  | Тур.  | Max.  | Unit | Chg. |
|----------------------------------------------------------------|--------------------------|---------------------------------------------------|------|-------|-------|-------|------|------|
| Startup Circuit, Circuit Current                               |                          |                                                   |      |       |       |       |      |      |
| Operation Start Voltage                                        | V <sub>CC(ON)</sub>      |                                                   | 6–8  | 13.0  | 14.0  | 15.0  | V    |      |
| Operation Stop Voltage <sup>(1)</sup>                          | V <sub>CC(OFF)</sub>     |                                                   | 6–8  | 7.4   | 8.3   | 9.2   | V    |      |
| Startup Current Bias Threshold<br>Voltage <sup>(1)</sup>       | V <sub>CC(BIAS)</sub>    |                                                   | 6–8  | 8.8   | 9.4   | 9.9   | V    |      |
| Circuit Current in Operation                                   | $I_{\text{CC(ON)}}$      |                                                   | 6–8  | _     | 1.8   | 4.0   | mA   |      |
| Circuit Current in Non-<br>operation <sup>(2)</sup>            | Icc(off)                 | V <sub>CC</sub> = 11 V                            | 6–8  |       | 0.5   | 1.0   | mA   |      |
| Startup Current <sup>(2)</sup>                                 | $I_{ST}$                 | $V_{ST} = 100 \text{ V},$ $V_{CC} = 11 \text{ V}$ | 1–8  | 1.8   | 3.6   | 6.5   | mA   |      |
| Maximum Startup Current                                        | $I_{ST(MAX)} \\$         | $V_{ST} = 100 \text{ V},$ $V_{CC} = 9 \text{ V}$  | 1–8  | 2.0   | 20.0  | 35.0  | mA   |      |
| VCC Pin Protection Release<br>Threshold Voltage <sup>(1)</sup> | $V_{\text{CC(P.OFF)}}$   |                                                   | 6–8  | 7.4   | 8.3   | 9.2   | V    |      |
| Circuit Current in Protection<br>Operation                     | $I_{\text{CC(P)}}$       | $V_{CC} = 10 \text{ V}$                           | 6–8  |       | 0.5   | 1.0   | mA   |      |
| X-capacitor Discharge Delay<br>Time                            | $t_{XCAP}$               |                                                   | 1–8  | 30    | 60    | 90    | ms   |      |
| X-capacitor Detection Voltage                                  | $\Delta V_{\text{XCAP}}$ | $10 \mu s < t < 5 ms$                             | 1–8  | 45    |       |       | V    |      |
| VCORE Pin Supply Voltage                                       | $V_{\text{CORE}}$        |                                                   | 16–8 | 1.72  | 1.80  | 1.88  | V    |      |
| SCID Pin High Level Detection Voltage <sup>(4)</sup>           | $V_{\text{SCID\_IH}}$    |                                                   | 22–8 | 2.0   | _     |       | V    |      |
| SCID Pin Low Level Detection<br>Voltage <sup>(4)</sup>         | $V_{SCID\_IL}$           |                                                   | 22-8 |       | _     | 0.8   | V    |      |
| 3.3 V Analog Internal Regulator                                | $V_{\mathrm{AVCC}}$      |                                                   | 9–8  | 3.233 | 3.300 | 3.366 | V    |      |
| 3.3 V Digital Internal Regulator                               | $V_{\mathrm{DVCC}}$      |                                                   | 10–8 | 3.135 | 3.300 | 3.465 | V    |      |
| External Transistor Drive<br>Voltage for DVCC Pin              | V <sub>BASE</sub>        | $I_{BASE} = -1 \text{ mA}$                        | 7–8  | 3.6   |       | 4.4   | V    |      |
| VSEN Pin Input UVP<br>Threshold Voltage                        | $V_{SEN(OFF)} \\$        |                                                   | 15–8 | _     | 0.468 |       | V    | 1    |
| VSEN Pin Input UVP Release<br>Voltage                          | $V_{\text{SEN(ON)}}$     |                                                   | 15–8 | _     | 0.624 |       | V    | 1    |
| Delay Time of VSEN Pin Input<br>UVP Detection                  | $t_{VSEN(OFF)} \\$       |                                                   | 15–8 | _     | 10    |       | ms   | 1    |
| PFC Stage                                                      |                          |                                                   |      |       |       |       |      |      |
| CS Pin Offset Voltage <sup>(5)</sup>                           | V <sub>CS(OFS)</sub>     | $V_{CS} = 0 V$                                    | 3–8  | _     | 0.6   |       | V    |      |
| PFC Drive Current (Source)                                     | $I_{\text{GP(SRC)}}$     | $V_{CC} = 17 \text{ V},$ $V_{GP} = 0 \text{ V}$   | 5–4  |       | -500  |       | mA   |      |

 $<sup>^{(1)}~</sup>V_{CC~(OFF)} = V_{CC~(P.OFF)} < V_{CC~(BIAS)} \label{eq:VCC}$ 

 $<sup>^{(2)}</sup>$  VCC Pin Supply Current at Startup,  $I_{\text{CC(ST)}} = I_{\text{ST}} - I_{\text{CC(OFF)}}$ 

<sup>&</sup>lt;sup>(3)</sup> Detects when the ST pin voltage rises by  $\Delta V_{XCAP}$  or more in 10  $\mu$ s < t < 5 ms (see Section 8.6).

<sup>(4)</sup> Guaranteed by design.

<sup>(5)</sup> See Figure 2-1.

| Parameter                                               | Symbol                       | Conditions                                                                                               | Pin          | Min.  | Тур.  | Max.  | Unit | Chg. |
|---------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------|--------------|-------|-------|-------|------|------|
| PFC Drive Current (Sink)                                | I <sub>GP(SNK)</sub>         | $\begin{aligned} V_{CC} &= 17 \text{ V}, \\ V_{GP} &= 17 \text{ V} \end{aligned}$                        | 5–4          | _     | 1     | _     | A    |      |
| ANEX3 Pin OCP Threshold<br>Voltage (Low)                | V <sub>ANEX3(CS_LO)</sub>    | VGI 17 V                                                                                                 | 12–8         | _     | 1.727 | _     | V    | 1    |
| ANEX3 Pin OCP Threshold<br>Voltage (High)               | V <sub>ANEX3(CS_HI)</sub>    |                                                                                                          | 12–8         |       | 0.748 | _     | V    | 1    |
| VREF Pin Threshold Voltage for PFC Output Control       | $V_{ m REF}$                 |                                                                                                          | 11–8         | _     | 2.101 |       | V    | 1    |
| Maximum PFC Oscillation<br>Frequency                    | $ m f_{MAX\_PFC}$            |                                                                                                          | 5–8          |       | 199.7 |       | kHz  | 1    |
| Minimum PFC On-time                                     | t <sub>ON(MIN)_PFC</sub>     |                                                                                                          | 5–8          | _     | 1.07  | _     | μs   | 1    |
| Maximum PFC On-time                                     | t <sub>ON(MAX)_PFC</sub>     |                                                                                                          | 5–8          | _     | 29.9  | _     | μs   | 1    |
| Maximum PFC Off-time                                    | toff(MAX)_PFC                |                                                                                                          | 5–8          | _     | 21.3  | _     | μs   | 1    |
| VREF Pin PFC_UVP Start<br>Voltage                       | V <sub>REF(UVD)</sub>        |                                                                                                          | 11–8         |       | 2.021 | _     | V    | 1    |
| VERF Pin PFC_UVP<br>Oscillation Stop Voltage            | $V_{\text{REF(UVP)}}$        |                                                                                                          | 11–8         |       | 1.103 | _     | V    | 1    |
| VREF Pin PFC_UVP Release Voltage                        | $V_{REF(UVP\_R)}$            |                                                                                                          | 11–8         |       | 0.552 | _     | V    | 1    |
| PFC_UVP Recovery Delay<br>Time                          | t <sub>(UVP_R)</sub>         |                                                                                                          | _            |       | 819.2 |       | ms   | 1    |
| VREF Pin PFC_OVP Start<br>Voltage                       | $V_{REF(OVD)}$               |                                                                                                          | 11–8         | _     | 2.151 | _     | V    | 1    |
| VREF Pin PFC_OVP<br>Oscillation Stop Voltage            | V <sub>REF(OVP)</sub>        |                                                                                                          | 11–8         | —     | 2.233 |       | V    | 1    |
| VREF Pin PFC_OVP<br>Oscillation Stop Release<br>Voltage | V <sub>REF(OVP_R)</sub>      |                                                                                                          | 11-8         |       | 2.179 | _     | V    | 1    |
| LLC Stage                                               |                              |                                                                                                          |              |       |       |       |      |      |
| Maximum FB Pin Source<br>Current                        | I <sub>FB(MAX)</sub>         | $V_{FB} = 0 V$                                                                                           | 14–8         | -440  | -330  | -250  | μΑ   |      |
| Capacitive Mode Detection                               | V                            |                                                                                                          | 24–8         | 0.02  | 0.10  | 0.18  | V    |      |
| Voltage                                                 | $V_{RC1}$                    |                                                                                                          | 24-8         | -0.18 | -0.10 | -0.02 | V    |      |
| RC Pin Threshold Voltage                                | V                            |                                                                                                          | 24–8         | 2.62  | 2.80  | 2.98  | V    |      |
| (Fast)                                                  | $V_{RC(S)}$                  |                                                                                                          | 24-8         | -2.98 | -2.80 | -2.62 | V    |      |
| RC Pin Offset Voltage <sup>(6)</sup>                    | V <sub>ANEX0</sub>           | $V_{RC} = 0 V$                                                                                           | 24–8         | _     | 1.65  | _     | V    |      |
| High-side Driver Operation<br>Start Voltage             | $V_{\mathrm{BUV(ON)}}$       |                                                                                                          | 26–27        | 5.8   | 6.8   | 7.8   | V    |      |
| High-side Driver Operation<br>Stop Voltage              | $V_{\text{BUV(OFF)}}$        |                                                                                                          | 26–27        | 5.4   | 6.4   | 7.4   | V    |      |
| LLC Drive Current (Source)                              | $I_{GL(SRC)} \\ I_{GH(SRC)}$ | $V_{CC} = 17 \text{ V}, \\ V_{B} = 17 \text{ V}, \\ V_{GL} = 17 \text{ V}, \\ V_{GH} = 17 \text{ V}$     | 23–4<br>28–8 |       | -300  |       | mA   |      |
| LLC Drive Current (Sink)                                | $I_{GL(SNK)} \\ I_{GH(SNK)}$ | $\begin{split} V_{CC} &= 17 \ V, \\ V_{B} &= 17 \ V, \\ V_{GL} &= 0 \ V, \\ V_{GH} &= 0 \ V \end{split}$ | 23–4<br>28–8 | _     | 550   | _     | mA   |      |

<sup>(6)</sup> See Figure 2-2.

| Parameter                                                        | Symbol                     | Conditions                 | Pin          | Min. | Тур.          | Max. | Unit | Chg.     |
|------------------------------------------------------------------|----------------------------|----------------------------|--------------|------|---------------|------|------|----------|
| FB Pin Standby Mode<br>Switching Threshold Voltage               | $V_{FB(STB)}$              |                            | 14–8         | _    | 1.000         | _    | V    | 1        |
| FB Pin Oscillation Stop Voltage in Standby Mode                  | $V_{FB(OFF)}$              |                            | 14–8         | _    | 0.413         | _    | V    | 1        |
| FB Pin Oscillation Start Voltage in Standby Mode                 | V <sub>FB(ON)</sub>        |                            | 14–8         |      | 0.516         | _    | V    | 1        |
| VREF Pin LLC Operation Start<br>Voltage                          | V <sub>REF(LLC_ON)</sub>   |                            | 11–8         | _    | 0.552         | _    | V    | 1        |
| VREF Pin LLC Operation Stop<br>Voltage                           | V <sub>REF(LLC_OFF)</sub>  |                            | 11–8         | _    | 0.442         | _    | V    | 1        |
| VREF Pin LLC AC Off Mode<br>Start Voltage                        | V <sub>REF(ACOFF_ON)</sub> |                            | 11–8         | _    | 1.103         | _    | V    | 1        |
| Lowest LLC Oscillation<br>Frequency in Normal Mode               | f <sub>MIN_LLC(NRM)</sub>  |                            | 23–4<br>28–8 | _    | 26.1          |      | kHz  | 1        |
| Highest LLC Oscillation<br>Frequency in Normal Mode<br>(Maximum) | $f_{MAX\_LLC(NRM\_MAX)}$   |                            | 23–4<br>28–8 | _    | 187.5         |      | kHz  | <b>✓</b> |
| Minimum LLC Dead Time                                            | t <sub>d(MIN)</sub>        |                            | 23–4<br>28–8 | _    | 0.60          | _    | μs   | 1        |
| Maximum LLC Dead Time                                            | $t_{d(MAX)}$               |                            | 23–4<br>28–8 | _    | 0.76          | _    | μs   | ✓        |
| RC Pin Overcurrent Threshold<br>Voltage (Low)                    | $V_{RC(L)}$                |                            | 24-8         |      | -1.75<br>1.75 | _    | V    | 1        |
| RC Pin OCP Delay Time 1                                          | t <sub>RC(OLP)1</sub>      | $V_{RC} \ge V_{RC(L)}$     | 24-8         |      | 153.9         |      | ms   | 1        |
| RC Pin OCP Delay Time 2                                          | t <sub>RC(OLP)2</sub>      | $V_{RC} \! \geq V_{RC(S)}$ | 24-8         | _    | 1.99          | _    | ms   | 1        |
| LLC Standby Mode Delay Time                                      | t <sub>FB(STB)</sub>       |                            | 14–8         | _    | 512           | _    | ms   | 1        |
| LLC Normal Mode Switching<br>Delay Time                          | t <sub>FB(NRM)</sub>       |                            | 14–8         | _    | 3             |      | ms   | 1        |
| Overvoltage Protection (OVP)                                     |                            |                            |              |      |               |      |      |          |
| VCC Pin OVP Threshold<br>Voltage                                 | V <sub>CC(OVP)</sub>       |                            | 6–8          | 18.1 | 19.0          | 19.7 | V    |          |
| Digital General-purpose I/O                                      |                            |                            |              |      |               |      |      |          |
| GPIO Pin High Level Detection<br>Voltage                         | $V_{ m IH}$                |                            | (7)          | 2.0  | _             | _    | V    |          |
| GPIO Pin Low Level Detection<br>Voltage                          | V <sub>IL</sub>            |                            | (7)          | _    | _             | 0.8  | V    |          |
| Digital Pull-up Resistance                                       | $R_{PUP}$                  |                            | (7)          | 20   | 60            | 100  | kΩ   |          |
| Analog Pull-up Resistance<br>(FB, VSEN)                          | R <sub>PUP2</sub>          |                            | 14–8<br>15–8 | 7.9  | 10.0          | 12.4 | kΩ   |          |
| Input Leakage Current                                            | $I_{\rm L}$                | $V_{FBH} = 0 V$            | 8–8          | -2   | ±1            | 2    | μΑ   |          |
| GPIO Pin High Level Output<br>Voltage                            | V <sub>OH4</sub>           |                            | 8–8          | 2.4  | _             | _    | V    |          |
| GPIO Pin Low Level Output<br>Voltage                             | V <sub>OL4</sub>           |                            | 12–8         | _    | _             | 0.4  | V    |          |

<sup>&</sup>lt;sup>(7)</sup> Refers to voltage between the GND pin and all the following pins: GPIO02, GPIO03, GPIO01, GPIO05, GPIO04.

| Parameter                                | Symbol                 | Conditions | Pin | Min.  | Тур.  | Max.  | Unit | Chg. |
|------------------------------------------|------------------------|------------|-----|-------|-------|-------|------|------|
| Clock Operation                          |                        |            |     |       |       |       |      |      |
| Internal IRC Oscillation<br>Frequency    | $f_{\rm IRC}$          |            |     | 11.64 | 12.00 | 12.18 | MHz  |      |
| Thermal Shutdown (TSD)                   | Thermal Shutdown (TSD) |            |     |       |       |       |      |      |
| TSD Operating Temperature <sup>(8)</sup> | T <sub>J(TSD)</sub>    |            | _   | 125   | _     | _     | °C   |      |
| Thermal Characteristics                  |                        |            |     |       |       |       |      |      |
| Junction-to-Air Thermal<br>Resistance    | $\theta_{	extsf{J-A}}$ |            | _   |       |       | 85    | °C/W |      |

<sup>(8)</sup> Guaranteed by design.





Figure 2-1. CS Pin Offset

Figure 2-2. RC Pin Offset

<sup>\*</sup> Indicates voltages inside the IC; see the block diagram in Section 3.

# 3. Block Diagram



# 4. Pin Configuration Definitions



| No. | Name   | Description                                                             |  |  |  |
|-----|--------|-------------------------------------------------------------------------|--|--|--|
| 1   | ST     | Startup current input; X-capacitor discharge current input              |  |  |  |
| 2   | _      | Pin removed                                                             |  |  |  |
| 3   | CS     | PFC_OCP signal input                                                    |  |  |  |
| 4   | PGND   | Power ground                                                            |  |  |  |
| 5   | VGP    | PFC gate drive output                                                   |  |  |  |
| 6   | VCC    | Logic power supply input; VCC_OVP                                       |  |  |  |
| 7   | BASE   | External transistor base voltage output for the DVCC pin                |  |  |  |
| 8   | GND    | Ground                                                                  |  |  |  |
| 9   | AVCC   | 3.3 V analog power supply                                               |  |  |  |
| 10  | DVCC   | 3.3 V digital power supply                                              |  |  |  |
| 11  | VREF   | PFC constant voltage control signal input                               |  |  |  |
| 12  | ANEX3  | Analog input                                                            |  |  |  |
| 13  | ANEX9  | Analog input                                                            |  |  |  |
| 14  | FB     | Power MOSFET control signal input                                       |  |  |  |
| 15  | VSEN   | Input voltage detection signal input                                    |  |  |  |
| 16  | VCORE  | Capacitor connection for internal digital circuit supplies              |  |  |  |
| 17  | GPIO02 | General-purpose I/O pin                                                 |  |  |  |
| 18  | GPIO03 | General-purpose I/O pin                                                 |  |  |  |
| 19  | GPIO01 | General-purpose I/O pin                                                 |  |  |  |
| 20  | GPIO05 | General-purpose I/O pin                                                 |  |  |  |
| 21  | GPIO04 | General-purpose I/O pin                                                 |  |  |  |
| 22  | SCID   | Debugging pin (left open if not used)                                   |  |  |  |
| 23  | VGL    | LLC low-side gate drive output                                          |  |  |  |
| 24  | RC     | Resonant current detection signal input; LLC_OCP detection signal input |  |  |  |
| 25  |        | Pin removed                                                             |  |  |  |
| 26  | VB     | Power supply input for LLC high-side gate drive with UVLO               |  |  |  |
| 27  | VS     | Floating ground of LLC high-side driver                                 |  |  |  |
| 28  | VGH    | LLC high-side gate drive output                                         |  |  |  |

Reference Internal Connection Symbols (MIC1–MIC2; see Section 3)

| MIC1 (Driver) | MIC2 (MCU) | Transmission Signal                  |
|---------------|------------|--------------------------------------|
| CYCLE_CUT     | GPIO00     | LLC capacitive mode detection signal |
| VG_PFC        | GPIO10     | PFC PWM signal                       |
| START_UP      | GPIO11     | Startup current control signal       |
| VG_LLC_H      | GPIO12     | LLC high-side PWM signal             |
| VG_LLC_L      | GPIO13     | LLC low-side PWM signal              |
| SGND          | MODE       | Logic ground                         |
| STBY          | GPIO17     | Standby signal                       |
| DVCC33        | DVCC       | 3.3 V digital power supply pin       |
| AVCC33        | AVCC       | 3.3 V analog power supply pin        |
| RC_0          | ANEX0      | Level-shift signal 0 for the RC pin  |
| CS_1          | ANEX1      | Level-shift signal 1 for the CS pin  |
| CS_0          | ANEX2      | Level-shift signal 0 for the CS pin  |

# 5. Typical Application



Figure 5-1. Typical Application

# 6. Physical Dimensions

• SOP28



# 7. Marking Diagram



#### 8. Operational Description

All the characteristic values given in this section are typical values, unless they are specified as minimum or maximum. Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (-). For concise descriptions, this section employs notation systems that denote the electrical characteristics symbols listed in Section 2 and the electronic symbol names of the typical application in Section 5.

## 8.1. General Description

The MD6751 digitally controls a PFC circuit and an LLC current-resonant circuit.

The PFC circuit embedded in the IC requires no input rectifier bridge for its own controlling. The PFC circuit, driven by continuous conduction mode (CCM) in normal operation, is controlled with the frequencies suitable for applied input voltages and loads. By monitoring the output voltage of the PFC circuit with the VREF pin, the IC controls the VGP pin on-time and provides regulated outputs.

The IC has a built-in high-side driver that drives the LLC half-bridge circuit. By monitoring secondary output voltage through an optocoupler, which is connected to the FB pin, the IC controls the oscillation frequencies of the VGH and VGL pins to provide regulated outputs (Section 8.12). In light load operation, the IC automatically switches to standby mode for further enhanced efficiency (Section 8.13). The capacitive mode detection function (Section 8.15) included in the IC requires no setting of minimum oscillation frequencies. Moreover, software-supported dead time setting is available for the MD6751 (Section 8.14).

Protections in the PFC stage include the overcurrent and overload protections (Section 8.9), the overvoltage protection (Section 8.10), and the undervoltage protection (Section 8.11).

Protections in the LLC stage include the high-side driver undervoltage lockout (Section 8.16, and the overcurrent and overload protections (Section 8.17).

In addition to the protections above, the IC also has the following functions: the soft start function (Section 8.4), the bias assist function (Section 8.5), the X-capacitor discharge function for power supply inputs (Section 8.6), the VCC pin overvoltage protection (to prevent secondary outputs from overvoltage; see Section 8.8), and the thermal shutdown (Section 8.18).

#### 8.2. Pin Descriptions

#### 8.2.1. ST

This is the input pin for startup currents and for X-capacitor discharge currents at power supply cutoff. For startup operation, see Section 8.3; for the X-capacitor discharge function, see Section 8.6.

The resistor R9 (about  $10 \text{ k}\Omega$ ) is connected to the ST pin. R9 is set at high resistance such that high voltage is applied on it. Therefore, the following must be taken into account in actual designing: select a resistor designed to stand against electromigration; configure R9 with some serial resistors to reduce each applied voltage.

#### 8.2.2. CS

This pin serves as a drain current detector of the power MOSFET in the PFC circuit. In the PFC circuit, which supports high-power applications, current through the power MOSFET is usually detected by the current transformers (L4, L5) as in Figure 8-1. Then, a detection signal is input to the CS pin. Current detection signals transmitted from the CS pin are used for the protections against overcurrent and overload conditions. Section 8.9 provides detailed descriptions on the setting of constants for the CS pin peripheral circuit, the PFC overcurrent protection, and the PFC overload protection.



Figure 8-1. CS Pin and Its Peripheral Circuit

#### 8.2.3. GND and PGND

The GND pin is the logic ground pin of the IC; the PGND pin is the power ground pin where driving currents for an external power MOSFET flow through. Varying electric potential of the logic ground can be a cause of improper operations. Therefore, extreme care should be taken when designing a PCB so that currents from the power ground do not affect these pins. For the notes on PCB pattern layouts, see Section 10.

#### 8.2.4. VGP

This is the drive output pin for driving the power MOSFETs (Q1, Q2) in the PFC stage. The pin should be connected to the gates of Q1 and Q2. Respective drive currents are defined as follows: the PFC Drive Current (Source),  $I_{GP(SNC)} = -500$  mA; the PFC Drive Current (Sink),  $I_{GP(SNK)} = 1$  A.

The description hereafter holds up the peripheral circuit of Q1 as an example (but is also applicable to Q2). To increase a rising speed of the gate at power MOSFET turn-off, connect the diode D5 as shown in Figure 8-2. D5, R1, and R2 should be adjusted based on operation performance in an actual application, including a loss in the power MOSFET, gate waveform (a ringing due to pattern layout, etc.), and EMI noise. To prevent malfunction caused by steep dv/dt at power MOSFET turn-off, connect R3, of about 10 k $\Omega$  to 100 k $\Omega$ , between the gate and source of the power MOSFET with a minimal length of traces.



Figure 8-2. VGP Pin and Its Peripheral Circuit

#### 8.2.5. VCC

This is the power supply pin for the built-in control ICs. When the VCC pin voltage increases to  $V_{\text{CC(ON)}}$  or more, the IC starts operating. When the VCC pin voltage decreases to  $V_{\text{CC(OFF)}}$  or less, the IC stops operating. This

sequence of operations is the VCC Pin undervoltage lockout (VCC\_UVLO). In addition to this function, the VCC pin also has the VCC pin overvoltage protection (VCC\_OVP). When the VCC pin power is supplied through the auxiliary winding of the LLC transformer, the VCC pin voltage is proportional to the secondary output voltage. Thus, the VCC pin can detect overvoltage conditions in the secondary side.

Section 8.3 describes the startup operation of the IC and the setting of the auxiliary winding; Section 8.8 provides more details on the VCC\_OVP. To prevent malfunction induced by supply ripples or other factors, connect 0.01  $\mu$ F to 0.1  $\mu$ F ceramic capacitors, C10 and C11, between the VCC and PGND pins, and between the VCC and GND pins, respectively, with a minimal length of traces.

#### 8.2.6. DVCC and BASE

The DVCC pin is the internal 3.3 V digital power supply pin. As Figure 8-3 illustrates, the DVCC pin power is supplied from the auxiliary winding through an external transistor. The BASE pin is connected to the base of this external transistor. To reduce noises on the DVCC pin, connect the capacitor C15 with a capacitance of about 0.1  $\mu F$  to 1  $\mu F$ .



Figure 8-3. Power Stage and Its Peripheral Circuit

#### 8.2.7. AVCC

The AVCC pin is the internal 3.3 V analog power supply pin. The capacitor C14 in Figure 8-3 should have a capacitance of about 0.1  $\mu$ F to 1  $\mu$ F. Do not connect anything but C14 to the AVCC pin.

#### 8.2.8. VREF

As shown in Figure 8-4, the output voltage of the PFC stage,  $V_{OUT(PFC)}$ , divided by the detection resistors is

applied to the VREF pin. Signals input to the VREF pin are used for the constant voltage control in the PFC stage, the overvoltage protection (Section 8.10), and the undervoltage protection (Section 8.11).  $V_{OUT(PFC)}$  is determined by the detection resistors, R17 to R21, and can be calculated by the equation below:

$$V_{\text{OUT(PFC)}} = \left(\frac{R_{\text{REF1}}}{R_{\text{REF2}}} + 1\right) \times V_{\text{REF}}. \tag{1}$$

Where:

 $V_{REF}$  is the VREF pin threshold voltage (2.101 V),  $R_{REF1}$  is the combined resistance of the resistors R17 to R20, and

 $R_{REF2}$  is the resistance of R21 ( $\approx 33 \text{ k}\Omega$ ).

The resistors of  $R_{REF1}$  are set at high resistance such that high voltage is applied on them. Therefore, the following must be taken into account in actual designing: select resistors designed to stand against electromigration; configure  $R_{REF1}$  with some serial resistors to reduce each applied voltage.

To reduce switching noises, connect the capacitor C16 with a capacitance of about 1000 pF, as near as possible to the VREF pin.



Figure 8-4. VREF and VSEN Pins and Their Peripheral Circuit

#### **8.2.9. ANEX3 and ANEX9**

These are the input pins for analog signals. The ANEX3 pin is internally connected to the comparator and the AD converter, whereas the ANEX9 pin is internally connected to the AD converter. Leave these pins open if not used.

For more details, refer to MD6603 data sheet.

#### 8.2.10. FB

This pin is used for controlling constant voltages in the LLC stage. As Figure 8-5 shows, the optocoupler PC1 and the capacitor C17 should be connected to the FB pin. The FB pin controls the on-times of the high- and low-side power MOSFETs (duty cycle = 50%). When the FB pin voltage decreases to  $V_{FB(STB)} = 1.000 \text{ V}$  or less along with a lowering in the secondary output voltage, the IC automatically switches to standby mode.

Section 8.12 provides more details on the constant voltage control; Section 8.13 describes the standby mode function and the settings of the FB pin and its peripheral circuit.



Figure 8-5. LLC Circuit

### 8.2.11. VSEN

As shown in Figure 8-4, the input voltage,  $V_{\rm IN}$ , divided by the detection resistors is applied to the VSEN pin. Signals input to the VSEN pin are used for the undervoltage lockout and the input voltage off-state detection. For more detailed functional descriptions and the peripheral constants of the VSEN pin, see Section 8.7.

#### 8.2.12. VCORE

The VCORE pin is the internal 1.80 V power supply pin. The capacitor C18 should have a capacitance of 0.1  $\mu$ F. Do not connect anything but C18 to the VCORE pin.

#### 8.2.13. GPIO01 to GPIO05

These pins are the general-purpose I/O pins. For more details, refer to MD6603 data sheet.

These pins must be all connected to the GND pin if not used.

#### 8.2.14. SCID

This is the debugging pin. For detailed functional descriptions, such as software debugging, and software programming (erasing and writing) to the programs on the flash memory, refer to MD6603 data sheet.

Leave this pin open if not used.

#### 8.2.15. RC

This pin operates as the capacitive mode detector. The capacitor C20 and the resistor R32 should be connected to the RC pin, as in Figure 8-5. Signals input to the RC pin is used for detecting the conditions such as a capacitive mode operation or an overcurrent state in the LLC stage. Section 8.15 explains the capacitive mode detection function and the settings of the RC pin and its peripheral circuit; Section 8.17 gives a detailed explanation on the LLC overcurrent protection.

#### **8.2.16. VGL and VGH**

These pins are the drive output pins for driving the power MOSFETs in the LLC stage. The VGL pin acts as a low-side driver, whereas the VGH pin acts as a high-side driver. Respective drive currents are defined as follows: the LLC Drive Current (Source),  $I_{GL(SRC)} = I_{GH(SRC)} = -300$  mA; the LLC Drive Current (Sink),  $I_{GL(SNK)} = I_{GH(SNK)} = 550$  mA.

The description hereafter holds up the peripheral circuit of Q4 as an example (but is also applicable to Q3). To increase a falling speed of the gate at power MOSFET turn-off, connect the diode D11 as shown in Figure 8-5. R28, R29, and D11 should be adjusted based on operation performance in an actual application, including a loss in the power MOSFET, gate waveform (a ringing due to pattern layout, etc.), and EMI noise. To prevent malfunction caused by steep dv/dt at power MOSFET turn-off, connect R30, of about 10 k $\Omega$  to 100  $k\Omega$ , between the gate and source of the power MOSFET with a minimal length of traces. When adjusting gate resistances, note that gate waveforms of the power MOSFETs must be checked whether a proper amount of dead time is ensured based on the reference waveforms depicted in Figure 8-6.



Figure 8-6. Dead Time Confirmation

#### 8.2.17. VB and VS

The VB pin is the input of the high-side floating power supply, whereas the VS pin is the ground of the high-side floating power supply. The MD6751 incorporates the high-side driver undervoltage lockout (VB\_UVLO) between the VB and VS pins (see Section 8.16).



Figure 8-7. Bootstrap Circuit

Figure 8-7 is a schematic diagram of the bootstrap circuit that drives the high-side power MOSFET (Q3). In the condition where the high-side power MOSFET is turned off and the low-side power MOSFET (Q4) is turned on, the VS pin voltage has almost the same potential as the ground. Then, C23 is charged with the VCC pin. When the voltage between the VB and VS pins (hereafter "VB–VS voltage") increases to  $V_{\rm BUV(ON)} = 6.8~\rm V$  or more, the internal high-side driver starts operating. When VB–VS voltage decreases to  $V_{\rm BUV(OFF)} = 6.4~\rm V$  or less, the internal high-side driver stops operating (i.e., VB\_UVLO). The VB\_UVLO protects the IC in case both ends of C23 and D12 are shorted. The bootstrap circuit components must meet the following:

#### • D13

D13 should be a fast recovery diode with a short recovery time and a low reverse current. When the maximum supply input voltage is specified at 265 AVC, it is recommended to use a fast recovery diode with  $V_{RM} = 600 \text{ V}$ .

#### • C11, C23, R33

The values of C11, C23, and R33 are determined by the following parameters: the total amount of gate charges of the external power MOSFETs, Qg; the amount of a voltage dip between the VB and VS pins during operation at the lowest oscillation frequency. C11, C23, and R33 should be adjusted according to voltages measured by a high-voltage differential probe so that VB–VS voltage exceeds  $V_{\rm BUV(ON)} = 6.8$  V. C11 and C23 should be film or ceramic capacitors with a low ESR and

a low leakage current. The reference value of C11 is 0.47  $\mu F$  to 1  $\mu F$ . The time constants of C23 and R33 should be set within 500 ns. C23 should have a capacitance of 0.047  $\mu F$  to 0.1  $\mu F$ ; R33 should have a resistance of 2.2  $\Omega$  to 10  $\Omega$ .

#### • D12

D12 is used for protecting the VS pin from having a negative potential. D12 should be a Schottky diode with a low forward voltage so that VB–VS voltage does not fall below –0.3 V of its absolute maximum rating.

#### 8.3. Startup Operation

The MD6751 incorporates its own startup circuit, which is connected to the ST pin. When the ST pin voltage rises, the constant startup current regulated inside the IC ( $I_{ST}=3.6\,\text{mA}$ ) starts charging the electrolytic capacitor C13, which is connected to the VCC pin. When the VCC pin voltage increases to  $V_{\text{CC(ON)}}=14.0\,\text{V}$  in the state where  $V_{\text{REF(LLC_ON)}}=0.552\,\text{V}$  or more, the VGH and VGL pins in the LLC stage start oscillating in standby mode (see Section 8.13). Then, the secondary output voltage starts rising.

Subsequently, when the FB pin voltage increases to  $V_{FB(STB)} = 1.000~V$  or more and remains in this condition for  $t_{FB(NRM)} = 3~ms$  or longer, the VGP pin in the PFC stage starts oscillating.

 $t_{START}$  is a period of time until an internal control circuit starts operating (see Figure 8-9), and is determined by the capacitance of C13. The approximate startup time,  $t_{START}$ , can be calculated by Equation (2) below:

$$t_{START} = C13 \times \frac{V_{CC(ON)} - V_{CC(INT)}}{I_{ST} - I_{CC(OFF)}}.$$
 (2)

Where:

 $t_{START}$  is the startup time of the IC,

 $V_{\text{CC(INT)}}$  is the initial VCC pin voltage (V),  $I_{\text{ST}}$  is the startup current (3.6 mA), and

I<sub>CC(OFF)</sub> is the circuit current in non-operation (0.5 mA). After the IC starts switching operation, a voltage to be pplied on the VCC pin is the rectified auxiliary winding

applied on the VCC pin is the rectified auxiliary winding voltage, V<sub>D</sub>, as shown in Figure 8-8. After the power startup sequence ends, the startup circuit turns off automatically to eliminate the power dissipation by itself.

The winding turns of the auxiliary winding D should

The winding turns of the auxiliary winding D should be adjusted so that the VCC pin voltage falls within the range defined by Equation (3), in accordance with the power supply specifications giving the variation range of input and output voltages. The reference voltage across an auxiliary winding is about 17 V.

When the VCC pin voltage decreases to  $V_{\text{CC(OFF)}} = 8.3$  V or less, the IC stops operating.

The range of the VCC pin voltage is:

 $V_{CC(BIAS)}(max.) < V_{CC} < V_{CC(OVP)}(min.)$ ,

that is,

$$9.9 \text{ V} < \text{V}_{CC} < 18.1 \text{ V}$$
 (3)



Figure 8-8. VCC Pin and Its Peripheral Circuit



Figure 8-9. Operational Waveforms at Startup

#### 8.4. Soft Start Function

Figure 8-10 shows operational waveforms of the soft start operation at startup. The IC has the soft start function to reduce stresses on the peripheral components, and to prevent the LLC circuit from operating in capacitive mode operation. During the soft start operation, output power increases as the switching frequencies of the VGH and VGL pins gradually decrease. After the output power increases, the IC operates with oscillation frequency control using feedback signal.



Figure 8-10. Soft Start Operation

#### 8.5. Bias Assist Function

The IC has the bias assist function to suppress a voltage drop in the VCC pin voltage. When the VCC pin voltage decreases to  $V_{\text{CC(BIAS)}} = 9.4$  V, even during normal operation, the bias assist function is activated. When the bias assist function is activated, the startup current,  $I_{\text{ST(MAX)}} = 20.0$  mA, is supplied to the VCC pin through the startup circuit. As a result, the VCC pin voltage drop can be suppressed.

### 8.6. X-capacitor Discharge Function

Generally, a line filter is inserted in the input side of a switching power supply, as illustrated in Figure 8-11.

The voltage across the capacitor of the line filter (i.e., X-capacitor,  $C_X$ ) must be decreased to 37% or less of a peak AC input voltage within 1 second after AC input voltage cutoff (as per IEC60950 safety requirements). Therefore, the discharge resistor,  $R_{DIS}$ , is connected in parallel with  $C_X$ , as a common approach to meet the requirements. While the AC input voltage is applied,  $R_{DIS}$  constantly consumes power. Power dissipation in  $R_{DIS}$ ,  $P_{RDIS}$ , can be obtained by Equation (4), below:

$$P_{RDIS} = \frac{V_{AC(RMS)}^2}{R_{DIS}}.$$
 (4)

Let  $V_{AC(RMS)}$  be the effective value of the AC input voltage. Hence, if the combined resistance of  $R_{DIS}=3$  M $\Omega$  and the AC input voltage = 265 V,  $P_{RDIS}$  becomes 23 mW.



Figure 8-11. Typical Line Filter Circuit

To improve circuit efficiency, the MD6751 has the X-capacitor discharge function instead of implementing such commonly used  $R_{\rm DIS}$ .

As Figure 8-12 shows, D3, D4, and R9 are connected to the ST pin, through the traces leading from the AC input line.

When the ST pin voltage rises by  $\Delta V_{XCAP} = 45$  V or more in a certain period, the IC determines that AC is input.

When the X-capacitor Discharge Delay Time,  $t_{XCAP} = 60$  ms or longer, elapses after a cutoff state of the AC input voltage, the X-capacitor is discharged by a constant current,  $I_{ST} = 3.6$  mA (see Figure 8-13).



Figure 8-12. ST Pin and Its Peripheral Circuit



Figure 8-13. Operational Waveform at X-capacitor Discharge

# 8.7. AC Power Supply Input Undervoltage Lockout

The IC incorporates the AC power supply input undervoltage lockout. This function allows the IC to stop the switching operation of the VGP pin when a low AC line input voltage is detected, thus preventing from excessive input current and overheating.

As depicted in Figure 8-14, the VSEN pin monitors the AC input voltage. When the AC input voltage falls below its normal-state level and  $V_{SEN} \leq V_{SEN(OFF)}$  of 0.468 V; or when VSEN stays unvaried, the IC stops the VGP pin switching operation after a lapse of  $t_{VSEN(OFF)} = 10$  ms. During the function operation, the IC controls the LLC circuit with "AC off mode".

When all the following conditions are met, the VGP pin resumes switching operation according to output load and the LLC circuit returns to normal operation: the AC input voltage is rising, the IC is in operation, and  $V_{\text{SEN}}\!\geq\!V_{\text{SEN(ON)}}$  of 0.624~V.

The reference resistance of R26, the resistor to be connected to the VSEN pin, is about 20 k $\Omega$ . R22 to R26 should be selected based on operation performance in an actual application. R22 to R25 are set at high resistance such that high voltage is applied on them. Therefore, the following must be taken into account in actual designing: select resistors designed to stand against electromigration; connect these resistors in series to reduce each applied voltage.



Figure 8-14. VSEN Pin and Its Peripheral Circuit

#### 8.8. VCC Pin Overvoltage Protection

When the voltage between the VCC and GND pins increases to  $V_{\text{CC(OVP)}} = 19.0 \text{ V}$  or more, the VCC pin overvoltage protection (VCC\_OVP) is activated. Then, the IC stops switching operation.

During the VCC\_OVP operation, the circuit current decreases to  $I_{\text{CC(P)}} = 0.5 \text{ mA}$ , and the bias assist function

is disabled. When the VCC pin voltage decreases to  $V_{\text{CC(P.OFF)}} = 8.3 \text{ V}$  or less after the function disablement, the IC releases the VCC\_OVP operation and restarts. Then, the VCC pin voltage is increased by startup current, and reaches  $V_{\text{CC(ON)}}$ , allowing the IC to resume switching operation. In this way, the intermittent operation by the VCC\_UVLO is repeated during the VCC OVP operation.

When the VCC pin voltage is supplied through the auxiliary winding of the transformer, the VCC pin voltage is proportional to the output voltage. As a result, the VCC pin can detect a secondary overvoltage condition caused by abnormality (e.g., when an output voltage detection circuit is open).

The approximate value of the secondary output voltage, V<sub>OUT(OVP)</sub>, at the VCC\_OVP activation can be calculated by Equation (5) below:

$$V_{OUT(OVP)} = \frac{V_{OUT(NRM)}}{V_{CC(NRM)}} \times 19.0 \text{ (V)}.$$
 (5)

Where  $V_{OUT(NRM)}$  is the output voltage in normal operation, and  $V_{CC(NRM)}$  is the VCC pin voltage in normal operation.

#### 8.9. PFC Overcurrent Protection

The MD6751 has the PFC overcurrent protection (PFC\_OCP). This function monitors the CS pin voltage to detect a peak drain current of the power MOSFET on a pulse-by-pulse basis, and limits the on-time of the VGP pin when the CS pin voltage reaches the PFC\_OCP threshold voltage. The PFC\_OCP threshold voltage can be set by the ANEX3 pin, with a range of  $V_{ANEX3(CS\_LO)}$  to  $V_{ANEX3(CS\_HI)}$ .

In all AC input voltage specifications, the current transformer should be set so that CS pin voltage stays within the range of  $V_{\rm ANEX3(CS\_LO)}$  to  $V_{\rm ANEX3(CS\_HI)}$ . The winding turns ratio of the current transformer, n, is calculated as follows:

$$n = \frac{I_{D(PEAK)}}{V_{OCP}} \times R_{CS}.$$
 (6)

Where:

I<sub>D(PEAK)</sub> is the drain current in the PFC\_OCP operation, R<sub>CS</sub> is the current detection resistance of the current transformer (i.e., R11 in Figure 5-1), and

 $V_{\text{OCP}}$  is the PFC\_OCP threshold voltage (i.e.,  $V_{\text{ANEX3(CS\_HI)}}).$ 



Figure 8-15. PFC\_OCP Threshold Voltage vs. VSEN Pin Voltage (Peak)

# 8.10. PFC Overvoltage Protection

The VREF pin detects an overvoltage condition of the PFC output. Figure 8-16 depicts operational waveforms of the PFC overvoltage protection (PFC\_OVP). When the VREF pin voltage increases to  $V_{REF(OVD)} = 2.151 \text{ V}$ or more, the on-time of the VGP pin is limited. Besides, when the VREF pin voltage still increases to  $V_{REF(OVP)} = 2.233 \text{ V}$  or more, the PFC\_OVP is activated to stop the VGP pin oscillation and to avoid a further increase in the output voltage. When the VREF pin voltage decreases to  $V_{REF(OVP R)} = 2.179 \text{ V}$  or less along with a lowering in the output voltage, the VGP pin resumes oscillating. In this way, the intermittent operation is repeated while the overvoltage condition persists. When the causes of the overvoltage condition are eliminated, the IC automatically returns to normal operation. During the PFC\_OVP operation, the VGH and VGL pins in the LLC circuit continue their switching operations.



Figure 8-16. PFC\_OVP Operational Waveforms

#### 8.11. PFC Undervoltage Protection

The VREF pin also detects an undervoltage condition of the PFC output. Figure 8-17 depicts operational waveforms of the PFC undervoltage protection (PFC\_UVP). When the VREF pin voltage decreases to  $V_{REF(UVD)} = 2.021 \text{ V}$  or less, the on-time of the VGP pin is lengthened. Besides, when the VREF pin voltage still decreases  $V_{REF(UVP)} = 1.103 \text{ V}$  or less, the PFC\_UVP is activated to stop the VGP pin oscillation. When the pin voltage decreases even further  $V_{REF(UVP R)} = 0.552 \text{ V}$  or less after that, the VGP pin resumes oscillating. During the non-oscillating period of the VGP pin, if the VREF pin voltage does not go below  $V_{REF(UVP R)}$  within  $t_{(UVP R)} = 819.2$  ms, the VGP pin resumes oscillating at the time that  $t_{(UVP R)}$  elapses. In this way, the intermittent operation is repeated while the output undervoltage condition persists. When the causes of the undervoltage condition are eliminated, the IC automatically returns to normal operation.

During the PFC\_UVP operation, the VGH and VGL pins in the LLC circuit continue their switching operations.



Figure 8-17. PFC UVP Operational Waveforms

## 8.12. LLC Constant Voltage Control

Figure 8-18 is a schematic diagram of the FB pin and its peripheral circuit. The capacitor C19 and the optocoupler PC1 are connected to the FB pin. The switching frequencies of the VGH and VGL pins are determined by the system where the optocoupler PC1 controls the feedback source current from the FB pin. In light load operation, the FB pin voltage decreases as the feedback source current increases. The IC reduces the on-times of the VGH and VGL pins, and raises their oscillation frequencies. Conversely, the FB pin voltage increases in heavy load operation. The IC extends the on-times of the VGH and VGL pins, and lowers their oscillation frequencies. By regulating oscillation frequencies in this manner, the IC can stabilize an output voltage (controlled in an inductance area).



Figure 8-18. FB Pin and Its Peripheral Circuit

Figure 8-19 shows how the oscillation frequencies of the VGL and VGL pins change according to the FB pin voltage. The secondary error amplifier should be designed so that collector current passing through the optocoupler PC1 is higher than 330  $\mu A$  that is the absolute maximum source current of the FB pin. In particular, the current transfer ratio, CTR, of the optocoupler must take its performance decline over time into account in actual designing. C17 should have a capacitance of about 1000 pF.



Figure 8-19. VGH/VGL Pin Oscillation Frequency vs. FB Pin Voltage

# 8.13. LLC Automatic Standby Mode Function

The IC is equipped with the automatic standby mode function which increases efficiency in its light load operation. Figure 8-21 shows operational waveforms in standby mode.

When the state where the secondary output voltage decreases and the FB pin voltage keeps  $\leq$ V<sub>FB(STB)</sub> of 1.000 V for t<sub>FB(STB)</sub> = 512 ms or longer, the IC automatically transits to standby mode. In standby mode,

the VGP pin stops oscillating, whereas the VGH and VGL pins operate with burst oscillation.

Subsequently, when the FB pin voltage increases to  $V_{FB(STB)}$  or more and remains in this condition for  $t_{FB(NRM)}=3$  ms or longer, the VGP pin resumes oscillating. Then, the IC returns to normal operation.

Taking Figure 8-20 as an example, when the Standby input pin becomes logic low, the secondary output voltage decreases. Then, the IC transits to standby mode.

The burst oscillation, which repeats oscillating and non-oscillating periods, reduces switching losses. Generally, a burst oscillation frequency is set at several hertz to improve efficiency in light load operation. Moreover, the IC has the soft turn-on/off function to prevent drain currents from varying steeply in burst oscillation mode, thus suppressing audible noise in the transformer.

The oscillating and non-oscillating periods in burst oscillation operation depend on the FB pin voltage. When the FB pin voltage decreases to  $V_{FB(OFF)} = 0.413 \text{ V}$  or lower, the VGH and VGL pins increase their oscillation frequencies to lower switching currents gradually, and then stop oscillation (i.e., non-oscillating period). When the FB pin voltage increases to  $V_{FB(ON)} = 0.516 \text{ V}$  or more, the VGH and VGL pins start oscillating and decrease their oscillation frequencies to raise switching currents gradually.



Figure 8-20. Standby Signal Input Circuit



Figure 8-21. Operational Waveforms in Standby Mode



Figure 8-22. Operational Waveforms in Burst Oscillation Mode

#### 8.14. LLC Dead Time

A dead time is a period of time when both of the highand low-side power MOSFETs in the LLC stage turn off. When the dead time is shorter than a voltage resonance period as in Figure 8-23, the power MOSFETs turn on or off during the voltage resonance period. In such case, switching loss increases due to hard switching of the power MOSFETs.

Be sure to set a dead time so that it falls within the range, from  $t_{d(MIN)} = 0.60~\mu s$  to  $t_{d(MAX)} = 0.76~\mu s$ , for which the power supply operates within all the allowable operating ranges and avoids the zero voltage switching (ZVS) failure shown in Figure 8-23.

Figure 8-25 depicts how a dead time varies according to the FB pin voltage. Also, actual operations must be checked to ensure that power MOSFETs operate with the zero current switching (ZCS) under the following conditions (i.e., check if a period in which drain current flows through a body diode exists for about 600 ns, as in Figure 8-24):

- When an output power is minimum in a maximum input voltage specification
- When an output power is maximum in a minimum input voltage specification



Figure 8-23. Waveforms When ZVS Failure Occurs



Figure 8-24. Point to Be Checked in ZCS



Figure 8-25. Dead Time vs. FB Pin Voltage

# 8.15. LLC Capacitive Mode Detection Function

The current resonant power supply must operate in the inductive area shown in Figure 8-26. In the capacitive area, the power supply enters capacitive mode. To prevent such operation, it is generally required to set a minimum oscillation frequency higher than  $f_0$  defined for each power supply specification.

The IC has the capacitive mode detection function that constantly maintains its frequency higher than  $f_0$ , thereby requiring no setting of minimum oscillation frequencies. Accordingly, enhanced design-friendliness will be added to your application. In addition, using switching frequency of near  $f_0$  increases the transformer use efficiency.

The RC pin detects a resonant current to judge a capacitive operation. When the IC detects the capacitive operation for the OLP delay time,  $t_{RC(OLP)1}$  or  $t_{RC(OLP)2}$ , or longer, the overload protection (OLP) is activated to stop the oscillation operations of the VGH, VGL, and VGP pins.

The capacitive mode detection function is described further below. In the following descriptions,  $Q_{(H)}$  represents the high-side power MOSFET, whereas  $Q_{(L)}$  represents the low-side power MOSFET.

#### • Q<sub>(H)</sub> Turn-on Period

Figure 8-27 illustrates the RC pin waveform in the inductive area; Figure 8-28 illustrates the RC pin waveform in the capacitive area. In the inductance area, the RC pin voltage does not cross over  $+V_{RC1}$  from high to low during the  $Q_{(H)}$  turn-on period (see Figure 8-27).

Conversely, in the capacitive area, the RC pin voltage crosses over  $+V_{RC1}$  from high to low. At this point, a capacitive mode operation is detected. Then,  $Q_{(H)}$  is turned off, whereas  $Q_{(L)}$  is turned on (see Figure 8-28).

#### • Q(L) Turn-on Period

Contrary to the  $Q_{(H)}$  case, in the capacitive area, the RC pin voltage crosses over  $-V_{RC1}$  from low to high during the  $Q_{(L)}$  turn-on period. At this point, a capacitive mode operation is detected. Then,  $Q_{(L)}$  is turned off, whereas  $Q_{(H)}$  is turned on.

As explained above, the IC detects capacitive mode operations on a pulse-by-pulse basis, and prevents a capacitive mode operation.



Figure 8-26. Operating Area of Resonant Power Supply



Figure 8-27. RC Pin Voltage Waveform in Inductive Area



Figure 8-28. High-side Capacitive Mode Detection

There is no simplified method to obtain an accurate value of resonant current with parameters such as input and output conditions of the power supply. Therefore, C20 and R32 must be adjusted based on operation performance in an actual application. The peripheral constants of the RC pin are as follows:

# • C20, R32

C20 should have a capacitance of 100 pF to 330 pF (about 1% of that of C22); R32 should have a resistance of about 100  $\Omega.$  R32 can be calculated with Equation (7). C20 and R32, which are used to detect the overcurrent and capacitive mode operations, must be set so that the absolute value of the RC pin voltage is higher than  $|V_{RC1}|=0.10\ V,$  and is within the absolute rating of  $\pm6.0\ V.$  The operation conditions prone to capacitive mode operation must also be taken into considerations in setting these components, including startup, supply input voltage turn-off, output shorted, and dynamic load effect on power system.

$$R32 \approx \frac{\left|V_{RC(S)}\right|}{I_{D(H)}} \times \left(\frac{C20 + C22}{C20}\right). \tag{7}$$

Where  $V_{RC(S)}$  is the RC pin threshold voltage (fast;  $\pm 2.80$  V), and  $I_{D(H)}$  is the current at high-side power MOSFET turn-on.

#### • C19, R31

These are used for reducing high-frequency noise. C19 should have a capacitance of 100 pF to 1000 pF; R31 should have a resistance of 100  $\Omega$  to 470  $\Omega$ .

# 8.16. LLC High-side Driver Undervoltage Lockout

The MD6751 incorporates the high-side driver undervoltage lockout (VB\_UVLO) between the VB and VS pins.

When the voltage between the VB and VS pins (i.e., "VB–VS voltage") increases to  $V_{BUV(ON)}=6.8~V$  or more, the internal high-side driver starts operating. When the VB–VS voltage decreases to  $V_{BUV(OFF)}=6.4~V$  or less, the internal high-side driver stops operating. The VB\_UVLO protects the IC in case both ends of the

capacitor C23 for bootstrap circuit and the protective diode D12 are shorted.

# 8.17. LLC Overcurrent Protection, LLC Overload Protection

The LLC overcurrent protection (LLC\_OCP) detects a peak drain current of the power MOSFET on a pulse-bypulse basis, and limits the output power. When the RC pin voltage reaches  $V_{RC(L)}=\pm 1.75~V$  or more, the LCC\_OCP is activated to increase oscillation frequency and thus limits the drain current. When the LCC\_OCP condition persists for a period longer than a fixed OLP delay time, the LLC overload protection (LLC\_OLP) is activated to stop the oscillation operations of the VGH, VGL, and VGP pins.

The RC pin voltage determines an appropriate OLP delay time: when  $V_{RC} \geq V_{RC(L)}$ , the delay time is set to  $t_{RC(OLP)1} = 153.9$  ms; when  $V_{RC} \geq V_{RC(S)}$ , the delay time is set to  $t_{RC(OLP)2} = 1.99$  ms.

During the LLC\_OLP operation, the circuit current decreases to  $I_{\rm CC(P)}=0.5$  mA, and the bias assist function is disabled. When the VCC pin voltage decreases to  $V_{\rm CC(P,OFF)}=8.3$  V or less after the function disablement, the IC releases the LLC\_OLP operation and restarts. In this way, the intermittent operation by the VCC\_UVLO is repeated during the LLC\_OLP operation. This intermittent operation reduces stresses on parts including power MOSFETs, secondary rectifier diodes, and so forth. In addition, the IC can reduce power consumption during this intermittent operation by employing a switching period shorter than a non-oscillating period.

When the causes of the overload condition are eliminated, the IC automatically returns to normal operation.



Figure 8-29. Operational Waveforms of LCC\_OCP and LCC\_OLP

#### 8.18. Thermal Shutdown

When the control circuit temperature reaches  $T_{J(TSD)}=125$  °C, the thermal shutdown (TSD) is activated. The IC then stops switching operation. In the condition where VCC  $\leq V_{CC(P.OFF)}$  of 8.3 V and the control circuit temperature falls below  $T_{J(TSD)}$ , the TSD circuit is activated again. During the TSD operation, the IC stops its operation. When the causes of the overheating condition are eliminated, the IC automatically returns to normal operation.

#### 9. External Components

#### 9.1. Resonant Transformer

The resonant power supply uses the leakage inductance of a transformer. Therefore, to reduce influences from eddy current and skin effect, use a bundle of fine litz wires as the wire of the transformer.

# 9.2. Inductor in PFC Stage

Apply proper design margin to temperature rise or magnetic saturation due to copper loss and iron loss.

#### 9.3. Power MOSFET

Use a power MOSFET with a breakdown voltage,  $V_{DSS}$ , providing enough margin to the PFC output voltage,  $V_{OUT(PFC)}$ . Choose a proper size of heatsink which takes switching and on-resistance losses due to power MOSFETs into account.

#### 9.4. PFC Boost Diode (D1, D2)

Choose a boost diode having a peak reverse voltage,  $V_{RSM}$ , which provides enough margin to the PFC output voltage,  $V_{OUT(PFC)}$ . A fast recovery diode with a short reverse recovery time,  $t_{rr}$ , is recommended to reduce noise and loss due to switching. Choose a proper size of heatsink which takes losses caused by forward voltage,  $V_F$ , and recovery current into considerations.

#### 9.5. Output Capacitor (C3, C51)

Apply proper design margin to ripple current, ripple voltage, and temperature rise. A low-ESR capacitor is recommended to reduce ripple voltage, in terms of designing switch-mode power supplies.

#### 9.6. Current-resonant Capacitor (C22)

Because large resonant current flows through C22, it should be a capacitor which supports high-current applications with small losses such as a polypropylene film capacitor. High-frequency current flows through C22; therefore, capacitor-specific frequency characteristics must also be taken into account.

#### 10. PCB Pattern Layout

The switching power supply circuit includes high frequency and high voltage current paths that affect the IC operation, noise interference, and power dissipation. Therefore, PCB trace layouts and component placements play an important role in circuit designing. High-frequency and high-voltage current loops (see Figure 10-1) should be as small and wide as possible in order to maintain a low-impedance state. In addition, ground traces should be as wide and short as possible so that radiated EMI levels can be reduced.



Figure 10-1. High-frequency Current Loop

Figure 10-2 is a peripheral circuit example of the IC. The following considerations should be taken into account when designing pattern layouts for your application.

#### 1) Main Circuit Trace Layout

Traces of the PFC and LLC circuits, where switching currents pass through, should be as wide and looped small as possible.

#### 2) Logic Ground Trace Layout

If a large current flows through a logic ground, electric potential across the logic ground may vary and thus cause the IC to malfunction. Ground traces should be as wide and short as possible.

Logic ground traces should be designed as close as possible to the GND pin, at a single-point ground (or star ground) which is separated from the main circuit. Do not connect the PGND pin to these traces. Traces of the ground (i.e., the capacitors of the GND, PGND, and VCC pins) should be separately connected at a single-point ground whose connection is configured to the root of the output capacitor C3 in the PFC stage.

#### 3) Peripheral Connections to VCC Pin

Traces connected to the VCC pin should be looped small as possible because the pin supplies power to the IC. If the IC and the electrolytic capacitor C13 are distant from each other, connect the film capacitor C11 (about 0.1  $\mu$ F to 1.0  $\mu$ F) between the VCC and GND pins with a minimal length of traces.

#### 4) Peripheral Connections to VB Pin

The components of the bootstrap circuit connected between the VCC and VB pins (D13, R33) should be placed as close as possible to the IC. The capacitor C23 connected between the VB and VS pins should also be placed with a minimal length of traces.

#### 5) Components for Logic Control System

These components should be placed close to the IC, and be connected to the corresponding pin of the IC with a minimal length of traces.

#### 6) Secondary Rectifier Smoothing Circuit

This is the secondary main circuit in which switching current flows, should be wide and looped small as possible.



Figure 10-2. Example Connections to IC and Its Peripheral Circuits

#### **Important Notes**

- All data, illustrations, graphs, tables and any other information included in this document (the "Information") as to Sanken's products listed herein (the "Sanken Products") are current as of the date this document is issued. The Information is subject to any change without notice due to improvement of the Sanken Products, etc. Please make sure to confirm with a Sanken sales representative that the contents set forth in this document reflect the latest revisions before use.
- The Sanken Products are intended for use as components of general purpose electronic equipment or apparatus (such as home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Prior to use of the Sanken Products, please put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken. When considering use of the Sanken Products for any applications that require higher reliability (such as transportation equipment and its control systems, traffic signal control systems or equipment, disaster/crime alarm systems, various safety devices, etc.), you must contact a Sanken sales representative to discuss the suitability of such use and put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken, prior to the use of the Sanken Products. The Sanken Products are not intended for use in any applications that require extremely high reliability such as: aerospace equipment; nuclear power control systems; and medical equipment or systems, whose failure or malfunction may result in death or serious injury to people, i.e., medical devices in Class III or a higher class as defined by relevant laws of Japan (collectively, the "Specific Applications"). Sanken assumes no liability or responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, resulting from the use of the Sanken Products in the Specific Applications or in manner not in compliance with the instructions set forth herein.
- In the event of using the Sanken Products by either (i) combining other products or materials or both therewith or (ii) physically, chemically or otherwise processing or treating or both the same, you must duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- Although Sanken is making efforts to enhance the quality and reliability of its products, it is impossible to completely avoid the occurrence of any failure or defect or both in semiconductor products at a certain rate. You must take, at your own responsibility, preventative measures including using a sufficient safety design and confirming safety of any equipment or systems in/for which the Sanken Products are used, upon due consideration of a failure occurrence rate and derating, etc., in order not to cause any human injury or death, fire accident or social harm which may result from any failure or malfunction of the Sanken Products. Please refer to the relevant specification documents and Sanken's official website in relation to derating.
- No anti-radioactive ray design has been adopted for the Sanken Products.
- The circuit constant, operation examples, circuit examples, pattern layout examples, design examples, recommended examples, all information and evaluation results based thereon, etc., described in this document are presented for the sole purpose of reference of use of the Sanken Products.
- Sanken assumes no responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, or any possible infringement of any and all property rights including intellectual property rights and any other rights of you, users or any third party, resulting from the Information.
- No information in this document can be transcribed or copied or both without Sanken's prior written consent.
- Regarding the Information, no license, express, implied or otherwise, is granted hereby under any intellectual property rights and any other rights of Sanken.
- Unless otherwise agreed in writing between Sanken and you, Sanken makes no warranty of any kind, whether express or implied, including, without limitation, any warranty (i) as to the quality or performance of the Sanken Products (such as implied warranty of merchantability, and implied warranty of fitness for a particular purpose or special environment), (ii) that any Sanken Product is delivered free of claims of third parties by way of infringement or the like, (iii) that may arise from course of performance, course of dealing or usage of trade, and (iv) as to the Information (including its accuracy, usefulness, and reliability).
- In the event of using the Sanken Products, you must use the same after carefully examining all applicable environmental laws and regulations that regulate the inclusion or use or both of any particular controlled substances, including, but not limited to, the EU RoHS Directive, so as to be in strict compliance with such applicable laws and regulations.
- You must not use the Sanken Products or the Information for the purpose of any military applications or use, including but not limited to the development of weapons of mass destruction. In the event of exporting the Sanken Products or the Information, or providing them for non-residents, you must comply with all applicable export control laws and regulations in each country including the U.S. Export Administration Regulations (EAR) and the Foreign Exchange and Foreign Trade Act of Japan, and follow the procedures required by such applicable laws and regulations.
- Sanken assumes no responsibility for any troubles, which may occur during the transportation of the Sanken Products including the falling thereof, out of Sanken's distribution network.
- Although Sanken has prepared this document with its due care to pursue the accuracy thereof, Sanken does not warrant that it is
  error free and Sanken assumes no liability whatsoever for any and all damages and losses which may be suffered by you resulting
  from any possible errors or omissions in connection with the Information.
- Please refer to our official website in relation to general instructions and directions for using the Sanken Products, and refer to the relevant specification documents in relation to particular precautions when using the Sanken Products.
- All rights and title in and to any specific trademark or tradename belong to Sanken and such original right holder(s).

DSGN-CEZ-16003