

## LC5830K DATA SHEET Rev.1.0

Ant Recommended for Revine Ant Recommended for the state of the state

# SANKEN ELECTRIC CO., LTD.

http://www.sanken-ele.co.jp

### **CONTENTS**

| General Descriptions3                              |
|----------------------------------------------------|
| 1. Absolute Maximum Ratings4                       |
| 2. Recommended Operation Conditions4               |
| 3. Electrical Characteristics5                     |
| 4. Functional Block Diagram7                       |
| 5. Pin Assignment & Functions7                     |
| 6. Typical Application Circuit8                    |
| 7. Package Information9                            |
| 8. Functional Description10                        |
| 8. Functional Description                          |
|                                                    |
| 8.3 Range of Output Voltage11                      |
| 8.4 Thermal Budgeting14                            |
| 8.5 Over Current Protection(OCP)14                 |
| 8.6 Component Selections(Peripheral parts)14       |
| 9. Component Placement and PCB Layout Guidelines17 |
| 10. Typical Caracteristics(Ta=25°C)20              |
| 11. The contents of packing specification22        |
| IMPORTANT NOTES25                                  |

## **Description:**

The LC5830K is a single IC switching regulator that provides constant-current output to drive high-power LEDs. It integrates a high-side N-channel DMOS switch for DC-to-DC step- down (buck) conversion. A true average current is output using a cycle-by-cycle, controlled on-time method.

Output current is user-selectable by an external current sense resistor. Output voltage is automatically adjusted to drive various numbers of LEDs in a single string. This ensures the optimal system efficiency.

LED dimming is accomplished by a direct logic input pulse width modulation (PWM) signal at the enable pin. The device is provided in a compact 8-pin narrow SOIC package with exposed pad for enhanced thermal dissipation. It is lead (Pb) free, with 100% matte tin leadframe plating.

#### **Features and Benefits:**

- · Supply voltage 6 to 48 V
- · True average output current control
- · 3.0 A maximum output over operating temperature range
- · Cycle-by-cycle current limit
- · Integrated MOSFET switch
- · PWM Dimming Frequency: 100 to 2000Hz
- · Internal control loop compensation
- Undervoltage lockout (UVLO) and thermal shutdown protection
- · Low power shutdown (1 µA typical)

#### Package:

eSOIC8(Exposed SOIC8)



#### **Electrical Characteristics**

Range of the Input Voltage: 6V(MIN) - 48V(MAX) Internal MOSFET  $R_{DS(ON)}\!:\!250m\Omega(TYP)$  Io  $(i_{LED})\!=\!3A$ 

### **Applications**

- · General Illumination
- · Scanners and multi-function printers (light bars)
- · Architectural lighting
- · Industrial Lighting
- · Display case lighting / MR16



#### 1. Absolute maximum ratings

- Refer to a specification for contents of details.
- The polarity of the electric current value prescribes "sink = +" and "source = -" based on the IC.
- A condition  $Ta=25^{\circ}C$  of the case without special mention.

Table.1

| Characteristic                | Symbol            | Dotings                  | Units  | Remarks              |
|-------------------------------|-------------------|--------------------------|--------|----------------------|
| Characteristic                |                   | Ratings                  | Units  | Remarks              |
| Input Supply Voltage          | $V_{\mathrm{IN}}$ | -0.3~50                  | V      |                      |
| Bootstrap Drive Voltage       | $V_{BOOT}$        | $-0.3 \sim V_{IN} + 8$   | V      |                      |
| Switching Voltage             | $ m V_{SW}$       | $-1.5 \sim V_{IN} + 0.3$ | V      |                      |
| Linear Regulator Terminal     | $V_{CC}$          | -0.3~14                  | V      | Vcc – GND            |
| Enable and TON Voltage        | $V_{EN}, V_{TON}$ | $-0.3 \sim V_{IN} + 0.3$ | V      |                      |
| Current Sense Voltage         | $V_{CS}$          | <b>-</b> 0.3∼7           | V      |                      |
| Allowable Power Dissipation   | PD                | 2.85                     | W      | Ġ                    |
| Operating Ambient Temperature | $T_{A}$           | <b>-</b> 40~105          | °C     |                      |
| Maximum Junction Temperature  | $T_{j(MAX)} \\$   | 150                      | °C     | • 02                 |
| Storage Temperature           | $T_{stg}$         | <b>-</b> 55∼150          | °C     |                      |
| Thermal Resistance            | D A io            | 25                       | 90/11/ | 4-layer PCB based on |
| (Junction –Air)               | R θ ja            | 35                       | °C/W   | JEDEC standard       |
| Thermal Resistance            | D A in            | 2                        | 9C/W   |                      |
| (Junction – Pad)              | R $\theta$ jp     | 2                        | °C/W   |                      |

<sup>(1)</sup> But, it is restricted by Junction temperature.

#### 2. Recommended Operation Conditions

- Recommended Operation Conditions are the required operating conditions to maintain the normal circuit functions described in the electrical characteristics. In actual operation, it should be within these conditions.
- The polarity value for current specifies a sink as "+" and a source as "-" referencing the IC.
- Unless specifically noted, Ta is 25°C

Table.2

|                                            | ~   | Ratings  |     |     |       |         |
|--------------------------------------------|-----|----------|-----|-----|-------|---------|
| Characteristic                             |     | Symbol   | MIN | MAX | Units | Remarks |
| Range of VIN Pin Voltage                   |     | $V_{IN}$ | 6   | 48  | V     |         |
| Range of Output Current                    | (4) | $I_{O}$  | 0   | 3   | A     |         |
| Inductor ripple current \( \square\) IL/Io |     | ΔIL/Io   | 0.1 | 0.3 | _     |         |
| Operating Ambient Temperature              | (4) | $T_{OP}$ | -40 | 105 | °C    |         |

<sup>4</sup> You must use it within Thermal Derating Curve of the fig1.

<sup>&</sup>lt;sup>(2)</sup> But, thermal protection detection temperature is about 165°C.

<sup>(3)</sup> You must use it within Thermal Derating Curve of the fig1.

<sup>\*</sup> Operation at levels beyond the ratings listed in this table may cause permanent damage to the device. The Absolute Maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to Absolute Maximum-rated conditions for extended periods may affect device reliability.

### 3. Electrical Characteristics

- Refer to a specification for contents of details.
- The polarity of the electric current value prescribes "sink = +" and "source = -" based on the IC.

### **Electrical Characteristics of Control Part (MIC)**

Valid at VIN = 24 V, TA = -40°C to 125°C, typical values at TA = 25°C; unless otherwise noted **Table.**3

| T.                                         | 0 1 1                | Ratings |      | TT '4 | Conditions |                                                                                                                                           |  |
|--------------------------------------------|----------------------|---------|------|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|
| Items                                      | Symbol               | MIN     | TYP  | MAX   | Units      | Conditions                                                                                                                                |  |
| Input Supply Voltage                       | $V_{\rm IN}$         | 6       | -    | 48    | V          | $T_A=25$ °C                                                                                                                               |  |
| VIN Undervoltage Lockout Threshold         | $V_{\rm UVLO}$       | -       | 5.3  | -     | V          | V <sub>IN</sub> increasing                                                                                                                |  |
| VIN Undervoltage Lockout<br>Hysteresis     | V <sub>UVLOHYS</sub> | 1       | 150  | ı     | mV         | V <sub>IN</sub> decreasing                                                                                                                |  |
| VIN Pin Supply Current                     | $I_{IN}$             | -       | 5    | -     | mA         | V <sub>CS</sub> =0.5V, EN="H"                                                                                                             |  |
| VIN Pin Shutdown Current                   | I <sub>INSD</sub>    | 1       | 1    | 10    | μΑ         | EN shorted to GND                                                                                                                         |  |
| Buck Switch Current Limit<br>Threshold     | I <sub>SWLIM</sub>   | 3.0     | 4.0  | 5.0   | A          |                                                                                                                                           |  |
| Buck Switch On-Resistance                  | R <sub>DB(on)</sub>  | -       | 0.25 | 0.4   | Ω          | $V_{BOOT}=V_{IN}+4.3V,$<br>$T_A=25$ °C, $I_{SW}=1A$                                                                                       |  |
| BOOT Undervoltage Lockout<br>Threshold     | $V_{BOOTUV}$         | 1.7     | 2.9  | 4.3   | V          | $V_{BOOT}$ to $V_{SW}$ increasing                                                                                                         |  |
| BOOT Undervoltage Lockout<br>Hysteresis    | V <sub>BOOTHYS</sub> | -       | 370  | - <   | mV         | $V_{BOOT}$ to $V_{SW}$ decreasing                                                                                                         |  |
| Switching Minimum Off-Time                 | $t_{OFFmin}$         | 1       | 110  | 150   | ns         | $V_{CS}=0V$                                                                                                                               |  |
| Switching Minimum On-TIme                  | $t_{SWONTIME}$       |         | 110  | 150   | ns         |                                                                                                                                           |  |
| Selected On-Time                           | $t_{ON}$             | 800     | 1000 | 1200  | ns         | $V_{IN}$ =24V, $V_{OUT}$ =12V, $R_{ON}$ =137 k $\Omega$                                                                                   |  |
| Load Current Sense Regulation<br>Threshold | $V_{CSREG}$          | 187.5   | 200  | 210   | mV         | V <sub>CS</sub> decreasing, SW turns on                                                                                                   |  |
| Load Current Sense Bias Current            | I <sub>CSBIAS</sub>  | 76      | 0.9  | -     | μΑ         | $V_{CS}=0.2V$ , EN=low                                                                                                                    |  |
| VCC Regulated Output                       | V <sub>CC</sub>      | 5.0     | 5.3  | 5.6   | V          | $0$ mA $<$ I $_{CC}$ $<$ 5mA, $V_{IN}>$ 6 $V$                                                                                             |  |
| VCC Current Limit*                         | I <sub>CCLIM</sub>   | 5       | 20   | -     | mA         | $V_{IN}=24V, V_{CC}=0V$                                                                                                                   |  |
| Logic High Voltage                         | $V_{\mathrm{IH}}$    | 1.8     | -    | -     | V          | V <sub>EN</sub> increasing                                                                                                                |  |
| Logic Low Voltage                          | $V_{ m IL}$          | -       | -    | 0.4   | V          | V <sub>EN</sub> decreasing                                                                                                                |  |
| EN Pin Pull-down Resistance                | R <sub>ENPD</sub>    | -       | 100  | -     | kΩ         | $V_{EN}=5V$                                                                                                                               |  |
| Maximum PWM Dimming Off-Time               | $t_{ m PWML}$        | 10      | 17   | -     | ms         | Measured while EN = low,<br>during dimming control, and<br>internal references are<br>powered-on (exceeding tPWML<br>results in shutdown) |  |
| Thermal Shutdown activation temperature    | $T_{SD}$             | _       | 165  |       | °C         |                                                                                                                                           |  |
| Thermal Shutdown Hysteresis temperature    | $T_{SDHYS}$          | _       | 25   | _     | °C         |                                                                                                                                           |  |

<sup>\*</sup> The internal linear regulator is not designed to drive an external load.

# Sanken

#### Allowable package power dissipation



fig.1 LC5830K Thermal Derating Curve

Note1:4-layer PCB based on JEDEC standard.

Copper area: 1inch  $\times$  1inch =1inch<sup>2</sup> (645.16mm<sup>2</sup>) /Layer ,4-layer PCB with via connection(Blue line) Copper area: 1inch  $\times$  1inch =1inch<sup>2</sup> (645.16mm<sup>2</sup>) /Layer ,Double sided PCB with via connection(Red line) \*  $\theta$  j-a grows big when the areas of the radiation pattern in total decrease.

Note2: As for the "Thermal-Derating-Curve" of the fig1, it is calculated in consideration of the printed-circuit-board temperature limit =  $130^{\circ}$ C to use most in less Junction-temperature Tj=  $125^{\circ}$ C.

Note3:P<sub>D</sub> can be calculated with the following equation.

$$P_{D} = (VIN \times I_{IN}) - (V_{OUT} \times i_{LED}) - (i_{LED}^{2} \times DCR) - \{V_{F} \times i_{LED} \times (1 - Duty)\} - (V_{CS}^{2} / R_{SENSE}) \cdots (1)$$

 $VIN: Input\ Voltage(V),\ I_{IN}; Input\ Current(A),\ i_{LED}: Average\ Current\ of\ LED(A),$ 

 $V_F$ : The forward voltage of Flyweel-Diode (V), DCR: DC-resistance of Inductor winding( $\Omega$ ),

Duty:  $V_{OUT} / VIN (V_{OUT} = LED String voltage + V_{CS})$ ,  $V_{CS} = 0.2(V)$ ,  $R_{SENSE} = Current detection resistance(<math>\Omega$ )

\* It is based on the measurement circuit of the fig2.



fig2. Measurement circuit of Power dissipation

### 4. Functional Block Diagram



fig3. Function Block Diagram

### 5. Pin Assignment & Functions

Table.4



fig.4 Pin Assignment

|           | Pin No. | Symbol | Functions                                                    |  |  |  |  |  |
|-----------|---------|--------|--------------------------------------------------------------|--|--|--|--|--|
|           | 1       | VIN    | Supply voltage input terminals                               |  |  |  |  |  |
|           | 2       | TON    | egulator on-time setting resistor terminal                   |  |  |  |  |  |
|           | 3       | EN     | Logic input for Enable and PWM dimming                       |  |  |  |  |  |
|           | 4       | CS     | Drive output current sense feedback                          |  |  |  |  |  |
|           | 5       | VCC    | Internal linear regulator output                             |  |  |  |  |  |
|           | 6       | GND    | Ground terminal                                              |  |  |  |  |  |
|           | 7 BOOT  |        | DMOS gate driver bootstrap terminal                          |  |  |  |  |  |
| 8 SW Swit |         | SW     | Switched output terminals                                    |  |  |  |  |  |
|           | Pad     | -      | Exposed pad for enhanced thermal dissipation; connect to GND |  |  |  |  |  |



### 6. Typical Application Circuit



fig5. LC5830K Application Circuit

The application circuit in fig5 shows a design for driving a 15 V LED string at 1.3 A (set by RSENSE). The switching frequency is 500 kHz, as set by R1. As for the  $C_{OUT}$ , a 0.68  $\mu F$  ceramic capacitor is added across the LED string to reduce the ripple current through the LEDs (as shown in figure 17B).

\*Refer to "9.2 demonstration board circuit diagram" for the circuit diagram of the demonstration board.



#### 7. Package Information



fig6. package outline

Units: Dimensions in mm

A Mark of Pin No.1

**A** Exposed Thermal Pad(Bottom Surface)

Foot-printing reference (Adjust it corresponding to the application.)

For Reference Only; not for tooling use (reference MS-012BA)

Dimensions in millimeters

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions

Exact case and lead configuration at supplier discretion within limits shown





Reference land pattern layout (reference IPC7351SOP65P640X120-29CM);
All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed

thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)

#### 8. Functional Description

The LC5830K is a buck regulator designed for driving a high-current LED string. It utilizes average current mode control to maintain constant LED current and consistent brightness. The LED current level is easily programmable by selection of an external sense resistor, valued as follows:



fig.7 Constant LED current control

$$i_{LED} = V_{CSREG} / R_{SENSE} \cdots (2)$$
 where  $V_{CSREG} = 0.2V$  typical.

In other words, by detecting "Voltage between both ends" of the "LED current detection resistor  $R_{SENSE}$ " that is series connection to LED with the CS terminal, it is controlled so that "Voltage between both ends" of  $R_{SENSE}$  may become a constant (0.2V).

#### **8.1 Settlement of frequency**

The LC5830K operates in fixed on-time mode during switching. The on-time (and hence switching frequency) is programmed using an external resistor connected between the VIN and  $T_{\rm ON}$  pins, as given by the following equation:

$$t_{\text{ON}} = \mathbf{k} \times (R_{\text{TON}} + R_{\text{INT}}) \times (V_{\text{OUT}} / V_{\text{IN}}) \quad \cdots (3)$$
  
$$f_{\text{SW}} = 1 / [\mathbf{k} \times (R_{\text{TON}} + R_{\text{INT}})] \quad \cdots (4)$$

where, k = 0.013, with  $f_{SW}$  in MHz,  $t_{ON}$  in  $\mu s$  and  $R_{TON}$  in  $k\Omega$ ,  $R_{INT}$ =5k $\Omega$  (Refer to fig8.)



fig.8 Switching Frequency versus R<sub>TON</sub> Resistance

#### 8.2 Enable and Dimming

#### ·Enable terminal

The IC is activated when a logic high signal is applied to the EN (enable) pin. The buck converter ramps up the LED current to a target level set by RSENSE. When the EN pin is forced from high to low, the buck converter is turned off, but the IC remains in standby mode for up to 10 ms. If EN goes high again within this period, the LED current is turned on immediately. Active dimming of the LED is achieved by sending a PWM (pulse-width modulation) signal to the EN pin. The resulting LED brightness is proportional to the duty cycle ( $T_{ON}$ / Period) of the PWM signal. A practical range for PWM dimming frequency is between 100 Hz (Period = 10 ms) and 2 kHz. At a 200 Hz PWM frequency, the dimming duty cycle can be varied from 100% down to 1% or lower.

If EN is low for more than 17 ms, the IC enters shutdown mode to reduce power consumption. The next high signal on EN will initialize a full startup sequence, which includes a startup delay of approximately 130  $\mu$ s. This startup delay is not present during PWM operation. The EN pin is high-voltage tolerant and can be directly connected to a power supply. However, if EN is higher than the  $V_{IN}$  voltageat any time, a series resistor (1  $k\Omega$ ) is required to limit the current flowing into the EN pin. This series resistor is not necessary if EN is driven from a logic input.

#### ·PWM Dimming Ratio

The brightness of the LED string can be reduced by adjusting the PWM duty cycle at the EN pin as follows: Dimming ratio = PWM on-time / PWM period.

For example, by selecting a PWM period of 5 ms (200 Hz PWM frequency) and a PWM on-time of 50  $\mu$ s, a dimming ratio of 1% can be achieved. In an actual application, the minimum dimming ratio is determined by various system parameters, including:  $V_{\rm IN}$ ,  $V_{\rm OUT}$ , inductance, LED current, switching frequency, and PWM frequency. As a general guideline, the minimum PWM on-time should be kept at 50  $\mu$ s or longer. A shorter PWM on-time is acceptable under more favorable operating conditions.

#### 8.3 Range of Output Voltage

fig9 provides simplified equations for approximating output voltage. Essentially, the output voltage of a buck converter is approximately given as

$$V_{\text{OUT}} = V_{\text{IN}} \times D - V_{\text{D1}} \times (1 - D) \approx V_{\text{IN}} \times D$$
, if  $V_{\text{D1}} << V\text{IN} \cdots (5)$ 

$$D = t_{\rm ON} / (t_{\rm ON} + t_{\rm OFF}) \cdot \cdot \cdot (6)$$

where D is the duty cycle, and VD1 is the forward drop of the Schottky diode D1 (typically under 0.5 V).



·During SW on-time:

$$i_{\text{RIPPLE}} = \left[ \left( V_{\text{IN}} - V_{\text{OUT}} \right) / L \right] \times t_{\text{ON}} \quad \cdots (7)$$

$$= \left[ \left( V_{\text{IN}} - V_{\text{OUT}} \right) / L \right] \times T \times D$$
where, D = t<sub>ON</sub> / T \cdots (7)

·During SW off-time:

$$i_{\text{RIPPLE}} = \left[ \left( V_{\text{OUT}} - V_{\text{D1}} \right) / L \right] \times t_{\text{OFF}} \cdots (8)$$
  
=  $\left[ \left( V_{\text{OUT}} - V_{\text{D1}} \right) / L \right] \times T \times (1 - D)$ 

Therefore (simplified equation for Output Voltage):

$$V_{\text{OUT}} = V_{\text{IN}} \times D - V_{\text{D1}} \times (1 - D) \cdots (9)$$

$$\begin{split} &\text{If } V_{D1} << V_{OUT}, \\ &\text{then } V_{OUT} \text{ is } \cdots \quad V_{OUT} \approx V_{IN} \times D.\cdots (10) \end{split}$$

More precisely · · ·

$$V_{\text{OUT}} = (V_{\text{IN}} - I_{\text{av}} \times R_{\text{DS(on)}}) \times D$$
  
-  $V_{\text{D}} \times (1 - D) - R_{\text{L}} \times I_{\text{av}} \cdots (11)$ 

where,  $\boldsymbol{R}_{\!L}$  is the resistance fo the inductor.

fig.9 Simplified buck controller equations



For a given input voltage, the maximum output voltage depends on the switching frequency and minimum  $t_{OFF}$ . For example, if  $t_{OFF}(min) = 150$ ns and  $f_{SW} = 1$  MHz, then the maximum duty cycle is 85%. So for a 24V input, the maximum output is 20.3V. This means up to 6 LEDs can be operated in series, assuming Vf = 3.3V or less for each LED.

The minimum output voltage depends on minimum  $t_{ON}$  and switching frequency. For example, if the minimum  $t_{ON}=150 ns$  and  $f_{SW}=1$  MHz, then the minimum duty cycle is 15%. That means with  $V_{IN}=24 V$ , the minimum  $V_{OUT}=3.2 V$  (one LED). Switching at lower frequency allows a wider range of  $V_{OUT}$ , hence more flexible LED configurations. This is shown in fig10. As a general rule, switching at lower frequencies allows a wider range of  $V_{OUT}$ , and hence more flexible LED configurations. This is shown in fig10. fig11 shows how the minimum and maximum output voltages vary with LED current (assuming RDS(on) =  $0.4~\Omega$ , inductor DCR =  $0.1~\Omega$ , and diode Vf = 0.6~V).

If the required output voltage is lower than that permitted by the minimum  $t_{ON}$ , the controller will automatically extend the  $t_{OFF}$ , in order to maintain the correct duty cycle. This means that the switching frequency will drop lower when necessary, while the LED current is kept in regulation at all times.





fig.10 Minimum and Maximum Output Voltage versus Switching Frequency (VIN = 24 V, minimum tON and tOFF = 150 ns)

$$\label{eq:continuous} \begin{split} &\text{fig.11 Minimum and Maximum Output Voltage} \\ &\text{versus} \quad iLED \ current} \\ &(\text{VIN} = 9 \ V, \ f_{SW} = 1 \ MHz, \ minimum \ t_{ON} \ and \ t_{OFF} = 150 \ ns) \end{split}$$

#### 8.3.1 The number of LED's that it can be driven with LC5830K

Now, the CS terminal voltage =0.2V is taken. When a  $V_F$  of LED to connect is set at 3.5V (Max), The number of serial LED's of the string which can be driven, they are shown such as a fig12 and a fig13.



fig.12 The limitation of VIN at t<sub>OFF</sub>(Min)=150nsec

When a difference in voltage of the "output voltage VOUT" and the "input voltage VIN" becomes small, a fig12 shows the condition of VIN that the "switching-off-period" reaches  $t_{OFF}$  (Min) =150nsec. You must avoid the condition which reaches  $t_{OFF}$  (Min) =150nsec fundamentally.

If the switching-frequency rises more, you must make ON-Duty decrease and VIN increase.

But, the recommended operating conditions is VIN  $\leq$  48V.

Therefore from the figure 12, the number of LED serial connection, 9 LEDs are the limit in the whole area of the frequency which can be set up with  $R_{TON}$ . If the frequency can be lowered, it is possible to use 10-12 LEDs serial connection. Then you must set it up, the available VIN ranges which is between "allowable min Vin and 48V.



fig.13 When the input voltage is high using a few LED's, the limitation of VIN by "tON (Min) =150nsec".

A fig13 shows the condition that the "switching-ON-period" reaches  $t_{ON}$  (Min) =150nsec ,when the VIN is high and using a few LED's. Because it is  $V_{OUT}$ <<VIN as a movement condition of the IC, the control Duty-cycle becomes small. This case, because the control margin becomes narrow when the frequency increases, you must set up VIN that is lower than the "VIN value on each curve" of the fig13.

And, be careful, because it is  $VIN \le 48V$  as well as the fig 12 by the recommended operating condition.

From the above, It seems that the "switching on period" reaches the  $t_{ON}$  (Min) condition when the switching frequency was deviated to the tendency that it decreases to against the setup by  $R_{TON}$ . And, when the phenomenon that Output-voltage  $V_{OUT}$  decreases, the "switching off period" has the possibility to reach the condition of  $t_{OFF}$  (Min). Reconsider the setup "range of VIN" or "switching frequency", because  $V_{OUT}$  depends on the number of LED serial connection.

Aot Recoil

#### 8.4 Thermal Budgeting

The LC5830K is capable of supplying a 3.0A current through its high-side switch. However, depending on the duty cycle, the conduction loss in the high-side switch may cause the package to overheat. Therefore care must be taken to ensure the total power loss of package is within budget. For example, if the maximum temperature rise allowed is  $\Delta T = 50$ K at the device case surface, then the maximum power dissipation of the IC is 1.4W. Assuming the maximum  $R_{DS(on)} = 0.4\Omega$  and a duty cycle of 85%, then the maximum LED current is limited to 2.0A approximately. At a lower duty cycle, the LED current can be higher.

#### **8.5 Over Current Protection(OCP)**

The waveform in fig14 illustrates how the LC5830K responds in the case in which the current sense resistor or the CS pin is shorted to GND. Note that the SW pin overcurrent protection is tripped at around 3.75 A, and the part shuts down immediately. The part then goes through startup retry after approximately 380 µs of cool-down period. It becomes a hiccup mode like a fig14.Also LC5830K is tripped at 3.75Atyp.



swtich node V<sub>SW</sub> (ch1, 10 V/div.), output voltage, V<sub>OUT</sub> (ch2, 10 V/div.). LED current, iLED (ch3, 1 A/div.), t = 100 μs/div

fig.14 LC5830K overcurrent protection tripped in the case of a fault caused by the sense resistor pin shorted to ground.

#### **8.6** Component Selections(Peripheral parts)

The inductor is often the most critical component in a buck converter. Follow the procedure below to derive the correct parameters for the inductor.

#### 8.6.1 Selection of Inductor

1) Determine the saturation current of the inductor.

This can be done by simply adding 20% to the average LED current:

$$i_{\text{SAT}} > i_{\text{LED}} \times 1.2 \cdot \cdot \cdot (12)$$

2) Determine the ripple current amplitude (peak-to-peak value).

As a general rule, ripple current should be kept between 10% and 30% of the average LED current:

$$0.1 < \triangle IL / i_{LED} < 0.3 \cdots (13)$$

3) Calculate the inductance based on the following equations:

$$L = (V_{\text{IN}} - V_{\text{OUT}}) \times D \times T / \triangle \text{IL} \cdots (14)$$

$$D = (V_{\text{OUT}} + V_{\text{D1}}) / (V_{\text{IN}} + V_{\text{D1}}) \cdots (15)$$

 $D = (V_{\rm OUT} + V_{\rm D1}) / (V_{\rm IN} + V_{\rm D1}) \cdots (15)$  Where D is the duty cycle, T is the period  $1/f_{\rm SW}$ , and  $V_{\rm D1}$  is the forward voltage drop of the Schottky diode D1.(Refer to fig9)

#### 4) Inductor Selection Chart

The chart in fig15 summarizes the relationship between LED current, switching frequency, and inductor value. Based on this chart: Assuming LED current = 2 A and fSW = 1 MHz, then the minimum inductance required is  $L = 10 \mu H$  in order to keep the ripple current at 30% or lower. (Note:  $V_{OUT} = V_{IN} / 2$  is the worst case for ripple current). If the switching frequency is lower, then either a larger inductance must be used, or the ripple current requirement has to be relaxed.



fig.15 Inductance selection based on  $I_{\text{LED}}$  and fsw ;

$$V_{IN} = 24 \text{ V}, V_{OUT} = 12 \text{ V}, \angle IL \angle Io(i_{LED} \text{ ave}) = 30\%$$

#### 8.6.2The attention in selection of Inductor.

- 1) For stability, as for the rate (∠ IL/iLED) of Inductor ripple current, 10%-30 % is recommended. Select Inductor and switching frequency on the minimum VIN condition so that the rate of Inductor ripple current may go into this range. And, as a general value in the Buck-type, as a setup of Inductor, '∠ IL/iLED=20%-30 %' is said as the 'A cost performance is the best.'
- 2) There is no hard limit on the highest ripple current percentage allowed. But, in this IC, the continuous current mode that is a DC superposed is recommended, it isn't the discontinuous current mode, the critical current mode. Generally, it is possible that Inductance is made small when the rate of \_\_\_\_ IL/iLED is enlarged. But, when Inductance is lowered too much, the peak of Inductor current may reach OCP threshould value. In this case, this IC can't do a normal operation.
- 3) Obtain the data sheet of Inductor manufacturer. And, select a part after you confirm that it isn't saturated by the current value when OCP activates.
- 4) Generally, if Inductance is the same, heat-generation of the winding-wire in Inductor is lower whose contour is big. It is because a thicker wire can wind it in the window frame of the core. This means that DC resistance is lowered by the large section product of the winding-wire.
- 5) As for the structure of a Inductor, in case of structure of open-magnetic-loop like a drum type, it is afraid of a bad influence that is given to EMI and so on. The low leakage flux type Inductor which has the structure of closed-magnetic-loop is recommended.

#### 8.6.3 Output Filter Capacitor

The LC5830K is designed to operate without an output filter capacitor, in order to save cost. Adding a large output capacitor is not recommended. In some applications, it may be required to add a small filter capacitor (up to several  $\mu$ F) across the LED string (between LED+ and LED-) to reduce output ripple voltage and current. It is important to note that:

- •When the large ripple current is flowing to the pattern, a C<sub>OUT</sub> capacitor avoids unstable condition of the IC's GND electrical potential.( decoupling capacitor )
- The addition of this filter capacitor introduces a longer delay in LED current during PWM dimming operation. Therefore the maximum PWM dimming ratio is reduced.
- The filter capacitor should NOT be connected between LED+ and GND. Doing so may create instability because the control loop must detect a certain amount of ripple current at the CS pin for regulation.







(A)Without C<sub>OUT</sub>: Ripple current through LED string is proportional to ripple voltage at CS pin. (B) With a C<sub>OUT</sub> across LED string: Ripple current through LED string is reduced, while ripple voltage at CS pin remains high.

fig.16 About the difference in the use of a C<sub>OUT</sub> and the un-use (Ripple Current and Ripple Voltage)



fig.17A Operation without using any output capacitor connected across the LED string

fig.17B Operation with a 0.68  $\mu F$  ceramic Capacitor(as a  $C_{OUT})$  across the LED string

Operating condition : 200 Hz,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 15 V,  $f_{SW}$  = 500 kHz, L = 10  $\mu$ H, duty cycle = 50% CH1 (Red) = VIN (10 V/div), CH2 (Blue) =  $V_{OUT}$  (10 V/div), CH3 (Green) =  $i_{LED}$  (500 mA/div), CH4 (Yellow) = Enable (5 V/div), time scale = 1 ms/div

### 9. Component Placement and PCB Layout Guidelines

### 9.1 Printing pattern drawing(Our company's circuit board for demonstration)



fig.18A Pattern layout of Demo-board(Double sided PCB/Parts mounting side)



fig.18B Pattern layout of Demo-board(Double sided PCB / Back side)

Double sided PCB(Copper foil thickness: 35  $\mu$  m, Base material thickness: 1.6mm, Contour: 60mm×47mm)  $\bullet$ : via hole(  $\phi$  0.3)

#### 9.2The circuit diagram of Demo-board



fig.19 LC5830K The circuit diagram of Demo-board

VIN=6~48V, LED string voltage≒15V, Fsw≒1MHz

C1:47  $\mu$  F/50V C2:4.7  $\mu$  F/50V C4:0.1  $\mu$  F/50V C5:0.1  $\mu$  F/50V L1:10  $\mu$  H

D1:SJPB-L6/Sanken-electric co.,LTD.

R1:140k  $\Omega$  R2:130m  $\Omega$  R3:200m  $\Omega$  R4:390m  $\Omega$  R5:750m  $\Omega$  ···R2—R5 can be selected with a jumper pin of P1.

Note: An optional part for the experiment = C3, C6, C7, R7

\*1:R7/C6  $\rightarrow$ The speed adjustment of dimming pulse  $\cdots$  For the experiment.

\*2:C7→It is made to decrease ripple current that is flowing to LED. · · · For the experiment.

\*3:C3→For the noise filter of the CS terminal - GND terminal · · · For the experiment.

C3, C6, C7 and R7 are handled as the delay elements against inputted dimming-pulse.

PCB layout is critical in designing any switching regulator. A good layout reduces emitted noise from the switching device, and ensures better thermal performance and higher efficiency. The following guidelines help to obtain a high quality PCB layout. fig18A,fig18B show an example for components placement. fig20 shows the three critical current loops that should be minimized and connected by relatively wide traces.



fig.20 Three different current loops in a buck converter

1) When the upper FET (integrated inside the LC5830K) is on, current flows from the input supply/capacitors, through the upper FET, into the load via the output inductor, and back to ground as shown in loop 1. This loop should have relatively wide traces. Ideally this connection is made on both the top (component) layer and via the ground plane.

- 2) When the upper FET is off, free-wheeling current flows from ground through the asynchronous diode D1, into the load via the output inductor, and back to ground as shown in loop 2. This loop should also be minimized and have relatively wide traces. Ideally this connection is made on both the top (component) layer and via the ground plane.
- 3) The highest di/dt occurs at the instant the upper FET turns on and the asynchronous diode D1 undergoes reverse recovery as shown in loop 3. The input capacitors  $C_{IN}$  must deliver this high instantaneous current. C1 (fig19 /electrolytic capacitor) should not be too far off C2(fig19 /ceramic capacitor). Therefore, the loop from the ceramic input capacitor C2 through the upper FET and asynchronous diode to ground should be minimized. Ideally this connection is made on both the top (component) layer and via the ground plane.
- 4) The voltage on the SW node (pin 8) transitions from 0 V to VIN very quickly and may cause noise issues. It is best to place the asynchronous diode and output inductor close to the LC5830K to minimize the size of the SW polygon.
- 5) Keep sensitive analog signals (CS, and R1/fig19 of switching frequency setting) away from the SW polygon.
- 6) For accurate current sensing, the LED current sense resistor R<sub>SENSE</sub>(R2 R5/fig19) should be placed close to the IC.
- 7) Place the boot strap capacitor C4(fig19) near the BOOT node (pin 7) and keep the routing to this capacitor short.
- 8) When routing the input and output capacitors (C1, C2, and C7/fig19 if used), use multiple vias to the ground plane and place the vias as close as possible to the LC5830K pads.
- 9) To minimize PCB losses and improve system efficiency, the input (VIN) and output (V<sub>OUT</sub>) traces should be wide and duplicated on multiple layers, if possible.
- 10) To improve thermal performance, use multiple layers for GND. Place as many vias as possible to the ground plane around the anode of the asynchronous diode.
- 11) The thermal pad under the LC5830K must connect to the ground plane using multiple vias. More vias will insure lower operating temperature and higher efficiency.

#### 9.3 Optimizing Thermal Layout

The features of the printed circuit board, including heat conduction and adjacent thermal sources such as other components, have a very significant effect on the thermal performance of the device.

To optimize thermal performance, the following should be taken into account:

- The device exposed thermal pad should be connected to as much copper area as is available.
- Copper thickness should be as high as possible (for example, 2 oz. or greater for higher power applications).
- The greater the quantity of thermal vias, the better the dissipation. If the expense of vias is a concern, studies have shown that concentrating the vias directly under the device in a tight pattern, as shown in fig21, has the greatest effect.
- Additional exposed copper area on the opposite side of the board should be connected by means of the thermal vias. The copper should cover as much area as possible.
- Other thermal sources should be placed as remote from the device as possible
- Place as many vias as possible to the ground plane around the anode of the asynchronous diode.



fig.21 Suggested PCB layout for thermal optimization(maximum available bottom-layer copper recommended)

### 10. Typical characteristics (Ta=25°C)



VIN Vout i<sub>LED</sub> VEN

fig.22A Startup waveforms  $V_{IN} = 19V$ 



fig.22B Startup waveforms  $V_{IN} = 24V$ 



\*Operating condition: LEDstring voltage = 15V,

LED current = 1.3A,  $R_1 = 63.4k\Omega$ (Switching frequency = 1MHz),

 $V_{IN} = 19V(fig.22A)$ 

 $V_{IN} = 24V(fig.22B),$ 

 $V_{IN} = 30V(fig.22C)$ 

Oscilloscope settings:

CH1 (Red) = VIN (10 V/div),

CH2 (Blue) = VOUT (10 V/div),

CH3 (Green) = iLED (500mA/div),

CH4 (Yellow) = Enable (5 V/div),

Time:  $50 \mu s/div$ 

fig.22C Startup waveforms  $V_{IN} = 30V$ 





fig.23A PWM dimming waveforms Duty=50%

fig.23B PWM dimming waveforms Duty=2%

\*Operating condition: 200Hz,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 15 V, R1 = 63.4 k $\Omega$ , duty cycle = 50% fig23A Duty=50%, fig.23B Duty=2%

Oscilloscope settings:

CH1 (Red) = VIN (10 V/div),

CH2 (Blue) = VOUT (10 V/div),

CH3 (Green) = iLED (500 mA/div),

CH4 (Yellow) = Enable (5 V/div),

Time: 1 ms/div (fig.23A)

50 μs/div (fig.23B)

fig23A,fig23B PWM operation at various duty cycles; note that there is no startup delay during PWM dimming operation \*C3, C6, C7, R6:Open



fig.24 Efficiency versus LED Current at various LED voltages Operating conditions:fsw=1MHz



fig.25 Efficiency versus LED Current at various switching frequenciesOperating conditions: VIN = 12 V, VOUT = 5.5 V



fig.26 Average LED Current versus PWM dimming percentage Operating conditions: VIN = 12 V, VOUT = 3.5 V, fSW = 1 MHz, fPWM = 200 Hz, L = 10  $\mu$ H



#### 11. The contents of packing specification.

1) Reel packing figure (Refer to fig25)

Emboss tape + Reel

2) Inner packing figure

The material of packing: cardboard The number of parts: 3000pcs / reel

3) Outer packing figure

The material of packing: cardboard

The number of inner boxes : 1-9 inner boxes / box

4) Outer box

The material of packing: cardboard

The number of inner boxes: 3,6 or 9inner boxes/box

5) Remarks

\*It is processed so that the vibration and the shock at the time of transportation and handling of freight may be borne enough and damage may not be done to a product.

\* Be protected to the dust under transportation or storage.

6) Packing list

\*Packing list is appended to the outside of each outer box.

Contents: Parts number, Order number, Parts name, Quantity

\*Lot number is specified on the product.

#### 11.1 Reel drawing



Access hole and hub configuration may vary at supplier discretion within limits shown

Table.5 Dimmensions of Reel(Units:mm)

| Туре                             | Α            | В            | С                                  | D             | N            |
|----------------------------------|--------------|--------------|------------------------------------|---------------|--------------|
| Plastic<br>13 in.                | 330<br>(Nom) | 1.5<br>(Min) | 13 <sup>+0.5</sup> <sub>-0.2</sub> | 20.2<br>(Min) | 102<br>(Nom) |
| W <sub>1</sub> (inside, at Hub)  |              |              | 12.4 (Min)                         |               |              |
| W <sub>2</sub> (outside, at Hub) |              |              | 18.4 (Max)                         |               |              |

Reference EIA 481

fig.27 Reel Drawing

# 11.2 Emboss tape drawing



Table.6 Dimmension of Emboss tape

Dimensions in mm

|                                           | Cover Tape                                                                                       |                                                                                                 |                                                |
|-------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------|
| W: 12.00<br>E₁: 1.75<br>F: 5.5<br>T: 0.30 | D <sub>0</sub> : 1.50<br>P <sub>0</sub> : 4.00<br>P <sub>1</sub> : 8.00<br>P <sub>2</sub> : 2.00 | A <sub>0</sub> : 6.70<br>B <sub>0</sub> : 5.40<br>K <sub>0</sub> : 2.10<br>D <sub>1</sub> : 1.5 | W <sub>C</sub> : 9.3<br>T <sub>1</sub> : 0.061 |

- 1. Pocket centerlines to cavity center, not to pocket detection hole.
- 2. A<sub>0</sub> and B<sub>0</sub> measured 0.3 mm above bottom of pocket.
- 3. Reference EIA 481.



fig.28 Emboss tape drawing

### 11.3 Reel packing drawing



fig.29 Reel packing drawing



Table.7 pin 1 index location

| Package | Carrier tape width | Parts per reel | Min Trailer<br>pockets | Min Leader pockets | Cover tape width |
|---------|--------------------|----------------|------------------------|--------------------|------------------|
| eSOIC-8 | 12 mm              | 3000           | 15                     | 50                 | 9.3 mm           |

at Recommended for Aem Designs

#### **IMPORTANT NOTES**

- The contents in this document are subject to changes, for improvement and other purposes, without notice. Make sure that this is the latest revision of the document before use.
- Application and operation examples described in this document are quoted for the sole purpose of reference for the use of the products herein and Sanken can assume no responsibility for any infringement of industrial property rights, intellectual property rights or any other rights of Sanken or any third party which may result from its use.
- Although Sanken undertakes to enhance the quality and reliability of its products, the occurrence of
  failure and defect of semiconductor products at a certain rate is inevitable. Users of Sanken products are
  requested to take, at their own risk, preventative measures including safety design of the equipment or
  systems against any possible injury, death, fires or damages to the society due to device failure or
  malfunction.
- Sanken products listed in this document are designed and intended for the use as components in general purpose electronic equipment or apparatus (home appliances, office equipment, telecommunication equipment, measuring equipment, etc.).
  - When considering the use of Sanken products in the applications where higher reliability is required (transportation equipment and its control systems, traffic signal control systems or equipment, fire/crime alarm systems, various safety devices, etc.), and whenever long life expectancy is required even in general purpose electronic equipment or apparatus, please contact your nearest Sanken sales representative to discuss, prior to the use of the products herein.
  - The use of Sanken products without the written consent of Sanken in the applications where extremely high reliability is required (aerospace equipment, nuclear power control systems, life support systems, etc.) is strictly prohibited.
- In the case that you use Sanken semiconductor products or design your products by using Sanken semiconductor products, the reliability largely depends on the degree of derating to be made to the rated values. Derating may be interpreted as a case that an operation range is set by derating the load from each rated value or surge voltage or noise is considered for derating in order to assure or improve the reliability. In general, derating factors include electric stresses such as electric voltage, electric current, electric power etc., environmental stresses such as ambient temperature, humidity etc. and thermal stress caused due to self-heating of semiconductor products. For these stresses, instantaneous values, maximum values and minimum values must be taken into consideration.
  - In addition, it should be noted that since power devices or IC's including power devices have large self-heating value, the degree of derating of junction temperature affects the reliability significantly.
- When using the products specified herein by either (i) combining other products or materials therewith or (ii) physically, chemically or otherwise processing or treating the products, please duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- Anti radioactive ray design is not considered for the products listed herein.
- Sanken assumes no responsibility for any troubles, such as dropping products caused during transportation out of Sanken's distribution network.
- The contents in this document must not be transcribed or copied without Sanken's written consent.